PIC18F8722T-I/PT Microchip Technology, PIC18F8722T-I/PT Datasheet
PIC18F8722T-I/PT
Specifications of PIC18F8722T-I/PT
Available stocks
Related parts for PIC18F8722T-I/PT
PIC18F8722T-I/PT Summary of contents
Page 1
... Date Codes that pertain to this issue: All engineering and production devices. © 2006 Microchip Technology Inc. PIC18F6627/6722/8627/8722 2. Module: Timer1/Timer3 When Timer1/Timer3 is operating in 16-bit mode and the prescale setting is not 1:1, a write to the TMR1H/TMR3H Buffer registers may lengthen the ...
Page 2
... Work around Disable the PWM or set duty cycle to zero prior to switching directions. Date Codes that pertain to this issue: All engineering and production devices. Units Conditions LSb and V - REF REF REF LSb and V REF SS DD © 2006 Microchip Technology Inc. ...
Page 3
... WREG, BSR, STATUS for a second time Foo: POP ; clears return address of Foo call : ; insert high priority ISR code here : RETFIE FAST © 2006 Microchip Technology Inc. PIC18F6627/6722/8627/8722 Alternatively, in the case of MOVFF, use the MOVF instruction to write to WREG instead. For example, use: MOVF TEMP, W MOVWF BSR instead of MOVFF TEMP, BSR ...
Page 4
... EXAMPLE 3: OPTIMIZED INTERRUPT SERVICE ROUTINE #pragma code high_vector_section=0x8 void high_vector (void) { _asm CALL high_vector_branch, 1 _endasm } void high_vector_branch (void) { _asm POP GOTO high_isr _endasm } #pragma interrupt high_isr void high_isr (void) { ... } DS80221C-page 4 © 2006 Microchip Technology Inc. ...
Page 5
... EUSART transmits a shorter than expected clock on the CKx pin for the last bit transmitted. Work around None. © 2006 Microchip Technology Inc. PIC18F6627/6722/8627/8722 12. Module: EUSART In Synchronous mode, EUSART baud rates using SPBRGx values of ‘0’ and ‘1’ may not function correctly ...
Page 6
... SPI Slave mode, ensure that the SSPOV bit is clear before disabling the module. 20. Module: MSSP Master mode, the BRG value of ‘0’ may not work correctly. Work around Use a BRG value greater than ‘0’ by setting SSPxADD ≥ ‘1’. © 2006 Microchip Technology Inc. ...
Page 7
... Timer2 MOVWF SSPBUF ;Xmit New data BSF T2CON, TMR2ON ;Timer2 on © 2006 Microchip Technology Inc. PIC18F6627/6722/8627/8722 22. Module: Timer1 In 16-bit Asynchronous Counter mode or 16-bit Asynchronous Oscillator mode, the TMR1H and TMR3H buffers do not update when TMRxL is read. This issue only affects reading the TMRxH registers ...
Page 8
... Yes, reload for a 1 second overflow ;restore BSR register, refer to note 1 ;restore working register, refer to note 1 ;restore STATUS register (if Timer1 overflow occurred within CY T (μs) CY 15.25 μs 4 3.81 2 7.63 1 15.25 0.5 30.5 0.25 61 0.2 76.25 0.1 152.5 © 2006 Microchip Technology Inc. ...
Page 9
... TXREGx. Do not load the TXREGx when timer is about to overflow. Date Codes that pertain to this issue: All engineering and production devices. © 2006 Microchip Technology Inc. PIC18F6627/6722/8627/8722 27. Module: EUSART With the auto-wake-up option enabled by setting the WUE (BAUDCONx<1>) bit, the RCxIF bit will become set on a high-to-low transition on the RXx pin ...
Page 10
... C in Master /F ) – (F /1.111 MHz)) – SCL CY F SCL (2 Rollovers of BRG) (1) 400 kHz 15h 312.5 kHz 59h 100 kHz (1) 05h 400 kHz 08h 308 kHz 23h 100 kHz (1) 01h 333 kHz 08h 100 kHz (1) 00h 1 MHz © 2006 Microchip Technology Inc. ...
Page 11
... Date Codes that pertain to this issue: All engineering and production devices. © 2006 Microchip Technology Inc. PIC18F6627/6722/8627/8722 34. Module: ECCP (PWM Mode) When the PWM auto-shutdown feature is configured for automatic restart by setting the PxRSEN bit (ECCPxDEL< ...
Page 12
... Work around Two work arounds are available: 1. Use a latch based on the falling edge of ALE to hold the A<19:16> signals. 2. Add a delay circuit to extend the valid time for A<19:16> signals to ensure the address is valid until read/write signals go inactive. © 2006 Microchip Technology Inc. ...
Page 13
... Updated issue 7 (Interrupts) to include new code examples. Added silicon issues 25-27 (EUSART), 28-30 (MSSP – SPI Mode), 31-33 (MSSP – I (ECCP – PWM Mode), 36 (CCP – PWM Mode), 37 (Reset) and 38 (External Memory Bus). © 2006 Microchip Technology Inc. PIC18F6627/6722/8627/8722 2 C Mode), 34-35 DS80221C-page 13 ...
Page 14
... PIC18F6627/6722/8627/8722 NOTES: DS80221C-page 14 © 2006 Microchip Technology Inc. ...
Page 15
... Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. ...
Page 16
... Fax: 886-3-572-6459 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 © 2006 Microchip Technology Inc. EUROPE Austria - Wels Tel: 43-7242-2244-3910 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 ...