AD9522-5BCPZ Analog Devices Inc, AD9522-5BCPZ Datasheet - Page 2

12- Channel Clock Generator With Integra

AD9522-5BCPZ

Manufacturer Part Number
AD9522-5BCPZ
Description
12- Channel Clock Generator With Integra
Manufacturer
Analog Devices Inc
Type
Clock Generator, Fanout Distributionr
Datasheet

Specifications of AD9522-5BCPZ

Pll
Yes
Input
CMOS, LVDS, LVPECL
Output
CMOS, LVDS
Number Of Circuits
1
Ratio - Input:output
2:12, 2:24
Differential - Input:output
Yes/Yes
Frequency - Max
2.4GHz
Divider/multiplier
Yes/No
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Frequency-max
800MHz
Ic Interface Type
I2C, SPI
Frequency
2.4GHz
No. Of Outputs
12
No. Of Multipliers / Dividers
4
Supply Voltage Range
3.135V To 3.465V
Digital Ic Case Style
LFCSP
No. Of Pins
64
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9522-5BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9522-5
TABLE OF CONTENTS
Features .............................................................................................. 1
Applications ....................................................................................... 1
General Description ......................................................................... 1
Functional Block Diagram .............................................................. 1
Revision History ............................................................................... 3
Specifications ..................................................................................... 4
Absolute Maximum Ratings .......................................................... 15
Pin Configuration and Function Descriptions ........................... 16
Typical Performance Characteristics ........................................... 19
Terminology .................................................................................... 23
Detailed Block Diagram ................................................................ 24
Theory of Operation ...................................................................... 25
Power Supply Requirements ....................................................... 4
PLL Characteristics ...................................................................... 4
Clock Inputs .................................................................................. 7
Clock Outputs ............................................................................... 7
Timing Characteristics ................................................................ 8
Clock Output Additive Phase Noise (Distribution Only; VCO
Divider Not Used) ........................................................................ 9
Clock Output Absolute Time Jitter (Clock Generation Using
External VCXO) ......................................................................... 10
Clock Output Additive Time Jitter (VCO Divider Not Used)
Clock Output Additive Time Jitter (VCO Divider Used) ..... 11
Serial Control Port—SPI Mode ................................................ 11
Serial Control Port—I2C Mode ................................................ 12
PD , SYNC , and RESET Pins ..................................................... 13
Serial Port Setup Pins: SP1, SP0 ............................................... 13
LD, STATUS, and REFMON Pins ............................................ 13
Power Dissipation ....................................................................... 14
Thermal Resistance .................................................................... 15
ESD Caution ................................................................................ 15
Operational Configurations ...................................................... 25
....................................................................................................... 10
Timing Diagrams ..................................................................... 8
Mode 1: Clock Distribution or External VCO < 1600 MHz
................................................................................................... 25
Mode 2: High Frequency Clock Distribution—CLK or
External VCO > 1600 MHz .................................................. 27
Phase-Locked Loop (PLL) .................................................... 29
Configuration of the PLL ...................................................... 29
Phase Frequency Detector (PFD) ........................................ 29
Rev. 0 | Page 2 of 76
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
Serial Control Port ......................................................................... 45
Zero Delay Operation ................................................................ 37
Clock Distribution ..................................................................... 38
Reset Modes ................................................................................ 43
Power-Down Modes .................................................................. 43
SPI/I2C Port Selection ................................................................ 45
I2C Serial Port Operation .......................................................... 45
Charge Pump (CP) ................................................................. 29
PLL External Loop Filter ....................................................... 30
PLL Reference Inputs ............................................................. 30
Reference Switchover ............................................................. 30
Reference Divider R ............................................................... 31
VCO/VCXO Feedback Divider N: P, A, B .......................... 31
Digital Lock Detect (DLD) ................................................... 32
Analog Lock Detect (ALD) ................................................... 32
Current Source Digital Lock Detect (CSDLD) .................. 32
External VCXO/VCO Clock Input (CLK/ CLK ) ................ 33
Holdover .................................................................................. 33
External/Manual Holdover Mode ........................................ 33
Automatic/Internal Holdover Mode .................................... 34
Frequency Status Monitors ................................................... 35
Operation Modes ................................................................... 38
Clock Frequency Division ..................................................... 38
VCO Divider ........................................................................... 39
Channel Dividers ................................................................... 39
Synchronizing the Outputs—SYNC Function ................... 41
LVDS Output Drivers ............................................................ 42
CMOS Output Drivers .......................................................... 43
Power-On Reset ...................................................................... 43
Hardware Reset via the RESET Pin ..................................... 43
Soft Reset via the Serial Port ................................................. 43
Soft Reset to Settings in EEPROM When EEPROM Pin = 0
via the Serial Port ................................................................... 43
Chip Power-Down via PD .................................................... 43
PLL Power-Down ................................................................... 44
Distribution Power-Down .................................................... 44
Individual Clock Output Power-Down ............................... 44
Individual Clock Channel Power-Down ............................. 44
I
Data Transfer Process ............................................................ 46
2
C Bus Characteristics .......................................................... 45
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Related parts for AD9522-5BCPZ