AD9522-5BCPZ Analog Devices Inc, AD9522-5BCPZ Datasheet - Page 27

12- Channel Clock Generator With Integra

AD9522-5BCPZ

Manufacturer Part Number
AD9522-5BCPZ
Description
12- Channel Clock Generator With Integra
Manufacturer
Analog Devices Inc
Type
Clock Generator, Fanout Distributionr
Datasheet

Specifications of AD9522-5BCPZ

Pll
Yes
Input
CMOS, LVDS, LVPECL
Output
CMOS, LVDS
Number Of Circuits
1
Ratio - Input:output
2:12, 2:24
Differential - Input:output
Yes/Yes
Frequency - Max
2.4GHz
Divider/multiplier
Yes/No
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Frequency-max
800MHz
Ic Interface Type
I2C, SPI
Frequency
2.4GHz
No. Of Outputs
12
No. Of Multipliers / Dividers
4
Supply Voltage Range
3.135V To 3.465V
Digital Ic Case Style
LFCSP
No. Of Pins
64
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9522-5BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Mode 2: High Frequency Clock Distribution—CLK or
External VCO > 1600 MHz
The AD9522 power-up default configuration has the PLL
powered off and the routing of the input set so that the CLK/
CLK input is connected to the distribution section through the
VCO divider (divide-by-1/divide-by-2/divide-by-3/divide-by-4/
divide-by-5/divide-by-6). This is a distribution-only mode that
allows for an external input up to 2400 MHz (see
maximum frequency that can be applied to the channel dividers
is 1600 MHz; therefore, higher input frequencies must be divided
down before reaching the channel dividers.
When the PLL is enabled, this routing also allows the use of the
PLL with an external VCO or VCXO with a frequency <2400 MHz.
In this configuration, the external VCO/VCXO feeds directly into
the prescaler.
The register settings shown in Table 22 are the default values of
these registers at power-up or after a reset operation.
Table 22. Default Register Settings for Clock Distribution Mode
Register
0x010[1:0] = 01b
0x1E0[2:0] = 000b
0x1E1[0] = 0b
Description
PLL asynchronous power-down (PLL off )
Set VCO divider = 2
Use the VCO divider
Table 3
). The
Rev. 0 | Page 27 of 76
When using the PLL with an external VCO, the PLL must be
turned on.
Table 23. Settings When Using an External VCO
Register
0x010[1:0] = 00b
0x010 to 0x01F
An external VCO requires an external loop filter that must be
connected between CP and the tuning pin of the VCO. This
loop filter determines the loop bandwidth and stability of the
PLL. Make sure to select the proper PFD polarity for the VCO
being used.
Table 24. Setting the PFD Polarity
Register
0x010[7] = 0b
0x010[7] = 1b
Description
PLL normal operation (PLL on)
PLL settings; select and enable a reference
input; set R, N (P, A, B), PFD polarity, and I
according to the intended loop configuration
Description
PFD polarity positive (higher control
voltage produces higher frequency)
PFD polarity negative (higher control
voltage produces lower frequency)
AD9522-5
CP

Related parts for AD9522-5BCPZ