CY7C4265-10AXI Cypress Semiconductor Corp, CY7C4265-10AXI Datasheet - Page 12

IC,FIFO,16KX18,SYNCHRONOUS,CMOS,QFP,64PIN,PLASTIC

CY7C4265-10AXI

Manufacturer Part Number
CY7C4265-10AXI
Description
IC,FIFO,16KX18,SYNCHRONOUS,CMOS,QFP,64PIN,PLASTIC
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheet

Specifications of CY7C4265-10AXI

Function
Synchronous
Memory Size
288K (16K x 18)
Data Rate
100MHz
Access Time
8ns
Voltage - Supply
3.3V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C4265-10AXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Switching Waveforms
Document #: 38-06004 Rev. *G
Notes
22. PAE offset − n.
23. t
24. If a read is preformed on this rising edge of the read clock, there are Empty + (n−1) words in the FIFO when PAE goes LOW.
25. PAF offset = m. Number of data words written into FIFO already = 8192 − (m + 1) for the CY7C4255 and 16384 − (m + 1) for the CY7C4265/65A.
26. PAF is offset = m.
27. 16384 – m words in CY7C4265.
28. 16384 – (m + 1) CY7C4265.
WCLK and the rising RCLK is less than t
SKEW3
PAF
WEN2
WCLK
WCLK
RCLK
RCLK
WEN
WEN
REN
PAE
REN
[26]
is the minimum time between a rising WCLK and a rising RCLK edge for PAE to change state during that clock cycle. If the time between the edge of
Figure 11. Programmable Almost Empty Flag Timing (applies only in SMODE (SMODE is LOW))
t
CLKH
(continued)
t
SKEW3
SKEW3
Figure 12. Programmable Almost Full Flag Timing
t
CLKH
t
t
ENS
ENS
, then PAE may not change state until the next RCLK.
[23]
t
t
ENH
ENH
t
CLKL
Note
Note
22
t
ENS
25
t
ENH
t
PAE synch
t
CLKL
t
PAF
t
t
ENS
ENS
FULL– M WORDS
N + 1 WORDS
INFIFO
INFIFO
t
ENS
[27]
t
PAF
t
ENH
FULL– (M+1) WORDS
Note
24
IN FIFO
CY7C4265
t
PAE synch
[28]
Page 12 of 25
[+] Feedback

Related parts for CY7C4265-10AXI