E-TDA7437N STMicroelectronics, E-TDA7437N Datasheet - Page 13

Multimedia Misc CNTRL audio PROCESSR

E-TDA7437N

Manufacturer Part Number
E-TDA7437N
Description
Multimedia Misc CNTRL audio PROCESSR
Manufacturer
STMicroelectronics
Type
Audio Processorr
Datasheet

Specifications of E-TDA7437N

Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
TQFP-44
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
E-TDA7437N
Manufacturer:
ST
0
TDA7437N
3
3.1
3.2
3.3
3.4
3.5
I
Data transmission from the microprocessor to the TDA7437N, and vice versa, takes place
through the 2 wires of the I
up resistors to positive supply voltage must be externally connected).
Data validity
As shown in
clock. The HIGH and LOW state of the data line can only change when the clock signal on
the SCL line is LOW.
Start and stop conditions
As shown in
SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is
HIGH. A STOP conditions must be sent before each START condition.
Byte format
Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an
acknowledge bit. The MSB is transferred first.
Acknowledge
The master (microprocessor) puts a resistive HIGH level on the SDA line during the
acknowledge clock pulse (see
acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so
that the SDA line is stable LOW during this clock pulse. The audioprocessor which has been
addressed has to generate an acknowledgment after the reception of each byte, otherwise
the SDA line remains at the HIGH level during the ninth clock pulse time. In this case the
master transmitter can generate the STOP information in order to abort the transfer.
Transmission without acknowledgment
To avoid detection of the acknowledge clock pulse of the audioprocessor, the microprocessor can
use a simpler transmission: it simply waits one clock pulse, and sends the new data. This is less
protected from any errors and will decrease the immunity to noise.
2
C bus interface
Figure
Figure 5
4, the data on the SDA line must be stable during the high period of the
a start condition is a HIGH to LOW transition of the SDA line while
2
C BUS interface, consisting of the two lines SDA and SCL (pull-
Figure
6). The peripheral (audioprocessor) that
I2C bus interface
13/34

Related parts for E-TDA7437N