XC2VP7-5FF672C Xilinx Inc, XC2VP7-5FF672C Datasheet - Page 134

no-image

XC2VP7-5FF672C

Manufacturer Part Number
XC2VP7-5FF672C
Description
FPGA Virtex-II Pro™ Family 11088 Cells 1050MHz 0.13um/90nm (CMOS) Technology 1.5V 672-Pin FCBGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC2VP7-5FF672C

Package
672FCBGA
Family Name
Virtex-II Pro™
Device Logic Units
11088
Number Of Registers
9856
Maximum Internal Frequency
1050 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
396
Ram Bits
811008

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2VP7-5FF672C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC2VP7-5FF672C
Manufacturer:
XILINX
0
Part Number:
XC2VP7-5FF672C
Manufacturer:
ALTERA
0
Part Number:
XC2VP7-5FF672C
Manufacturer:
XILINX
Quantity:
5
Part Number:
XC2VP7-5FF672C
Quantity:
1 657
Part Number:
XC2VP7-5FF672C (TRAY)
Manufacturer:
XILINX
0
Table 4: Virtex-II Pro Pin Definitions (Continued)
BREFCLK Pin Definitions (RocketIO Only)
These dedicated clocks use the same clock inputs for all packages:
For detailed information about using BREFCLK/BREFCLK2, including routing considerations and pin numbers for all
package types, refer to Chapter 2, "Digital Design Considerations," in the
DS083 (v4.7) November 5, 2007
Product Specification
Notes:
1. All dedicated pins (JTAG and configuration) are powered by V
2. Virtex-II Pro X devices XC2VPX20 and XC2VPX70 only. Each BREFCLK(N/P) differential clock input pair takes the place of one
BREFCLKN,
BREFCLKP
VTRXPAD#
VTTXPAD#
GNDA#
RXPPAD#
RXNPAD#
TXPPAD#
TXNPAD#
regular Virtex-II Pro dual-function IO/GCLKx(S/P) pair on each side of the chip (top or bottom). For RocketIO BREFCLK, see section
BREFCLK Pin Definitions (RocketIO Only)
Top
Pin Name
R
BREFCLK2
BREFCLK
(2)
Direction
Output
Output
N
N
Input
Input
Input
Input
Input
Input
P
P
GCLK4S
GCLK5P
GCLK2S
GCLK3P
Differential clock input that clocks the RocketIO X MGTs populating the same side of
the chip (top or bottom). Can also drive DCMs for RocketIO X MGT use.
Receive termination supply for the RocketIO multi-gigabit transceiver (1.8V - 2.8V).
Transmit termination supply for the RocketIO multi-gigabit transceiver (1.8V - 2.8V).
Ground for the analog circuitry of the RocketIO multi-gigabit transceiver.
Positive differential receive port of the RocketIO multi-gigabit transceiver.
Negative differential receive port of the RocketIO multi-gigabit transceiver.
Positive differential transmit port of the RocketIO multi-gigabit transceiver.
Negative differential transmit port of the RocketIO multi-gigabit transceiver.
immediately following.
Bottom
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: Pinout Information
www.xilinx.com
BREFCLK2
BREFCLK
CCAUX
(independent of the bank V
RocketIO Transceiver User Guide
N
N
P
P
Description
GCLK6P
GCLK7S
GCLK0P
GCLK1S
CCO
voltage).
.
Module 4 of 4
6

Related parts for XC2VP7-5FF672C