PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 60

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
Table 10
ALE
V
V
switching
The assignment of registers with even/odd addresses to the data lines in case of 16-bit
register access depends on the selected microprocessor interface mode:
Intel
Motorola
Data Lines
n: even address
5.3.1.2
In transmit and receive direction of the signaling controller 64-byte deep FIFOs are
provided for the intermediate storage of data between the system internal highway and
the CPU interface. The FIFOs are divided into two halves of 32 bytes. Only one half is
accessible to the CPU at any time.
In case 16-bit data bus width is selected by fixing pin DBW to logical 1 word access to
the FIFOs is enabled. Data output to bus lines D(15:0) as a function of the selected
interface mode is shown in
allowed. The effective length of the accessible part of RFIFO can be changed from
32 bytes (reset value) down to 2 bytes.
Data Sheet
SS
SS
/V
/V
DD
DD
FIFO Structure
1
0
0
IM
Selectable Bus and Microprocessor Interface Configuration
D15
Microprocessor interface
Motorola
Intel
Intel
(Address n + 1)
(Address n)
Figure 7
and
D8
60
Figure
8. Of course, byte access is also
D7
Functional Description E1/T1/J1
(Address n)
(Address n + 1)
Bus Structure
de-multiplexed
de-multiplexed
multiplexed
Rev. 1.1, 2005-06-13
PEF 2256 H/E
FALC
D0
®
56

Related parts for PEF2256EV22NP