P89V51RD2FA NXP Semiconductors, P89V51RD2FA Datasheet - Page 8

no-image

P89V51RD2FA

Manufacturer Part Number
P89V51RD2FA
Description
MCU 8-Bit 89V 80C51 CISC 64KB Flash 5V 44-Pin PLCC Tube
Manufacturer
NXP Semiconductors
Datasheet

Specifications of P89V51RD2FA

Program Memory Size
64 KB
Package
44PLCC
Device Core
80C51
Family Name
89V
Maximum Speed
40 MHz
Operating Supply Voltage
5 V
Data Bus Width
8 Bit
Number Of Programmable I/os
32
Interface Type
SPI/UART
Number Of Timers
3
Ram Size
1 KB
Program Memory Type
Flash
Operating Temperature
-40 to 85 °C
Controller Family/series
80C51
No. Of I/o's
32
Ram Memory Size
1KB
Cpu Speed
40MHz
No. Of Timers
4
No. Of Pwm Channels
5
Digital Ic Case Style
LCC
Core Size
8 Bit
Embedded Interface Type
UART
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P89V51RD2FA
Manufacturer:
BI
Quantity:
230
Part Number:
P89V51RD2FA
Quantity:
6 250
Part Number:
P89V51RD2FA
Manufacturer:
NXP
Quantity:
1 331
Part Number:
P89V51RD2FA
Manufacturer:
NXP
Quantity:
200
Part Number:
P89V51RD2FA
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
P89V51RD2FA,512
Manufacturer:
Freescale
Quantity:
312
Part Number:
P89V51RD2FA,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 3.
P89V51RB2_RC2_RD2_5
Product data sheet
Symbol
P2.5/A13
P2.6/A14
P2.7/A15
P3.0 to P3.7
P3.0/RXD
P3.1/TXD
P3.2/INT0
P3.3/INT1
P3.4/T0
P3.5/T1
P3.6/WR
P3.7/RD
PSEN
P89V51RB2/RC2/RD2 pin description
Pin
DIP40
26
27
28
10
11
12
13
14
15
16
17
29
TQFP44
23
24
25
5
7
8
9
10
11
12
13
26
PLCC44
29
30
31
11
13
14
15
16
17
18
19
32
Rev. 05 — 12 November 2009
…continued
Type
I/O
O
I/O
O
I/O
O
I/O with
internal
pull-up
I
I
O
O
I
I
I
I
I/O
I
I/O
I
O
O
O
O
I/O
Description
P2.5 — Port 2 bit 5.
A13 — Address bit 13.
P2.6 — Port 2 bit 6.
A14 — Address bit 14.
P2.7 — Port 2 bit 7.
A15 — Address bit 15.
Port 3: Port 3 is an 8-bit bidirectional I/O port with internal
pull-ups. Port 3 pins are pulled HIGH by the internal
pull-ups when ‘1’s are written to them and can be used as
inputs in this state. As inputs, Port 3 pins that are
externally pulled LOW will source current (I
the internal pull-ups. Port 3 also receives some control
signals and a partial of high-order address bits during the
external host mode programming and verification.
P3.0 — Port 3 bit 0.
RXD — Serial input port.
P3.1 — Port 3 bit 1.
TXD — Serial output port.
P3.2 — Port 3 bit 2.
INT0 — External interrupt 0 input.
P3.3 — Port 3 bit 3.
INT1 — External interrupt 1 input.
P3.4 — Port 3 bit 4.
T0 — External count input to Timer/counter 0.
P3.5 — Port 3 bit 5.
T1 — External count input to Timer/counter 1.
P3.6 — Port 3 bit 6.
WR — External data memory write strobe.
P3.7 — Port 3 bit 7.
RD — External data memory read strobe.
Program Store Enable: PSEN is the read strobe for
external program memory. When the device is executing
from internal program memory, PSEN is inactive (HIGH).
When the device is executing code from external program
memory, PSEN is activated twice each machine cycle,
except that two PSEN activations are skipped during each
access to external data memory. A forced HIGH-to-LOW
input transition on the PSEN pin while the RST input is
continually held HIGH for more than 10 machine cycles will
cause the device to enter external host mode
programming.
P89V51RB2/RC2/RD2
8-bit microcontrollers with 80C51 core
© NXP B.V. 2009. All rights reserved.
IL
) because of
8 of 80

Related parts for P89V51RD2FA