MCIMX515DJM8C Freescale, MCIMX515DJM8C Datasheet - Page 91

no-image

MCIMX515DJM8C

Manufacturer Part Number
MCIMX515DJM8C
Description
Manufacturer
Freescale
Datasheet

Specifications of MCIMX515DJM8C

Operating Temperature (min)
-20C
Operating Temperature (max)
85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX515DJM8C
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MCIMX515DJM8C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX515DJM8C
Manufacturer:
FREESCALE/PBF
Quantity:
1
Part Number:
MCIMX515DJM8C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MCIMX515DJM8C
0
Company:
Part Number:
MCIMX515DJM8C
Quantity:
420
Company:
Part Number:
MCIMX515DJM8C
Quantity:
6 655
Company:
Part Number:
MCIMX515DJM8C
Quantity:
420
Company:
Part Number:
MCIMX515DJM8C
Quantity:
400
Part Number:
MCIMX515DJM8CR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 80
Freescale Semiconductor
IP5
IP6
IP10
IP12
IP13
IP14
IP15
IP7
IP8
IP9
ID
Display interface clock period
Display pixel clock period
Screen width time
HSYNC width time
Horizontal blank interval 1
Horizontal blank interval 2
Screen height
VSYNC width
Vertical blank interval 1
Vertical blank interval 2
shows timing characteristics of signals presented in
Table 80. Synchronous Display Interface Timing Characteristics (Pixel Level)
Parameter
i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 4
Symbol
Tdpcp
Thbi1
Thbi2
Tdicp
Thsw
Tvbi1
Tvbi2
Tvsw
Tsw
Tsh
DISP_CLK_PER_PIXEL
(SCREEN_HEIGHT -
BGXP - FW)
(SCREEN_HEIGHT)
(SCREEN_WIDTH -
(SCREEN_WIDTH)
BGYP - FH)
(HSYNC_WIDTH)
VSYNC_WIDTH
BGXP
BGYP
×
×
×
Value
Tdicp
Tdicp
(
1
Tsw
×
)
×
Tdicp
×
Tsw
×
Tdicp
Tsw
Figure 53
Display interface clock.
Time of translation of one pixel to display,
DISP_CLK_PER_PIXEL—number of pixel
components in one pixel (1.n). The
DISP_CLK_PER_PIXEL is virtual
parameter to define Display pixel clock
period.
The DISP_CLK_PER_PIXEL is received
by DC/DI one access division to n
components.
SCREEN_WIDTH—screen width in,
interface clocks. horizontal blanking
included.
The SCREEN_WIDTH should be built by
suitable DI’s counter
HSYNC_WIDTH—Hsync width in DI_CLK
with 0.5 DI_CLK resolution. Defined by DI’s
counter.
BGXP—Width of a horizontal blanking
before a first active data in a line. (in
interface clocks). The BGXP should be built
by suitable DI’s counter.
active data in a line. (in interface clocks)
FW—with of active line in interface clocks.
The FW should be built by suitable DI’s
counter.
SCREEN_HEIGHT— screen height in lines
with blanking
The SCREEN_HEIGHT is a distance
between 2 VSYNCs.
The SCREEN_HEIGHT should be built by
suitable DI’s counter.
VSYNC_WIDTH—Vsync width in DI_CLK
with 0.5 DI_CLK resolution. Defined by DI’s
counter
BGYP—width of first Vertical
blanking interval in line.The BGYP should
be built by suitable DI’s counter.
width of second Vertical
blanking interval in line.The FH should be
built by suitable DI’s counter.
Width a horizontal blanking after a last
and
Figure
Description
2
.
Electrical Characteristics
54.
IPP_DISP_CLK
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
91

Related parts for MCIMX515DJM8C