IDT82V3280DQ IDT, Integrated Device Technology Inc, IDT82V3280DQ Datasheet

no-image

IDT82V3280DQ

Manufacturer Part Number
IDT82V3280DQ
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT82V3280DQ

Function
Wan PLL
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Package Type
TQFP EP
Pin Count
100
Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3280DQ
Manufacturer:
SIL
Quantity:
6 224
WAN PLL
IDT82V3280
Version 4
March 02, 2009
6024 Silver Creek Valley Road, San Jose, CA 95138
Telephone: (800) 345-7015 • TWX: 910-338-2070 • FAX: (408) 284-2775
Printed in U.S.A.
© 2008 Integrated Device Technology, Inc.

Related parts for IDT82V3280DQ

IDT82V3280DQ Summary of contents

Page 1

WAN PLL IDT82V3280 Version 4 March 02, 2009 6024 Silver Creek Valley Road, San Jose, CA 95138 Telephone: (800) 345-7015 • TWX: 910-338-2070 • FAX: (408) 284-2775 Printed in U.S.A. © 2008 Integrated Device Technology, Inc. ...

Page 2

Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best pos- sible product. IDT does not assume any ...

Page 3

FEATURES .............................................................................................................................................................................. 9 HIGHLIGHTS.................................................................................................................................................................................................... 9 MAIN FEATURES ............................................................................................................................................................................................ 9 OTHER FEATURES ......................................................................................................................................................................................... 9 APPLICATIONS....................................................................................................................................................................... 9 DESCRIPTION....................................................................................................................................................................... 10 FUNCTIONAL BLOCK DIAGRAM ........................................................................................................................................ 11 1 PIN ASSIGNMENT ........................................................................................................................................................... 12 2 PIN DESCRIPTION .......................................................................................................................................................... 13 3 FUNCTIONAL DESCRIPTION ......................................................................................................................................... 19 3.1 RESET ........................................................................................................................................................................................................... ...

Page 4

IDT82V3280 3.10.1.3.1 Temp-Holdover Mode .................................................................................................................................... 34 3.10.1.4 Lost-Phase Mode ............................................................................................................................................................. 34 3.10.1.5 Holdover Mode ................................................................................................................................................................. 34 3.10.1.5.1 Automatic Instantaneous ............................................................................................................................... 35 3.10.1.5.2 Automatic Slow Averaged ............................................................................................................................. 35 3.10.1.5.3 Automatic Fast Averaged .............................................................................................................................. 35 3.10.1.5.4 Manual ........................................................................................................................................................... 35 3.10.1.5.5 Holdover Frequency ...

Page 5

IDT82V3280 8.2 EXAMPLE OF JUNCTION TEMPERATURE CALCULATION ................................................................................................................... 149 8.3 HEATSINK EVALUATION .......................................................................................................................................................................... 149 9 ELECTRICAL SPECIFICATIONS .................................................................................................................................. 150 9.1 ABSOLUTE MAXIMUM RATING ................................................................................................................................................................ 150 9.2 RECOMMENDED OPERATION CONDITIONS .......................................................................................................................................... 150 9.3 I/O SPECIFICATIONS ................................................................................................................................................................................. 151 9.3.1 AMI Input / ...

Page 6

Table 1: Pin Description ............................................................................................................................................................................................. 13 Table 2: Related Bit / Register in Chapter 3.2 ........................................................................................................................................................... 19 Table 3: Related Bit / Register in Chapter 3.3 ........................................................................................................................................................... 20 Table 4: Related Bit / Register in Chapter 3.4 ........................................................................................................................................................... 22 Table ...

Page 7

IDT82V3280 Table 49: CMOS Input Port with Internal Pull-Up Resistor Electrical Characteristics ................................................................................................ 153 Table 50: CMOS Input Port with Internal Pull-Down Resistor Electrical Characteristics ........................................................................................... 153 Table 51: CMOS Output Port Electrical Characteristics ............................................................................................................................................ 153 Table 52: PECL Input ...

Page 8

Figure 1. Functional Block Diagram ............................................................................................................................................................................ 11 Figure 2. Pin Assignment (Top View) .......................................................................................................................................................................... 12 Figure 3. Pre-Divider for An Input Clock ..................................................................................................................................................................... 21 Figure 4. Input Clock Activity Monitoring ..................................................................................................................................................................... 23 Figure 5. External Fast Selection ................................................................................................................................................................................ 25 Figure ...

Page 9

FEATURES HIGHLIGHTS • The first single PLL chip: • Features 0.5 mHz to 560 Hz bandwidth • Exceeds GR-253-CORE (OC-12) and ITU-T G.813 (STM-16/ Option I) jitter generation requirements • Provides node clocks for Cellular and WLL base-station (GSM and ...

Page 10

IDT82V3280 DESCRIPTION The IDT82V3280 is an integrated, single-chip solution for the Syn- chronous Equipment Timing Source for Stratum 2, 3E, 3, SMC, 4E and 4 clocks in SONET / SDH equipments, DWDM and Wireless base station, such as GSM, 3G, ...

Page 11

IDT82V3280 FUNCTIONAL BLOCK DIAGRAM Functional Block Diagram Figure 1. Functional Block Diagram 11 WAN PLL March 02, 2009 ...

Page 12

IDT82V3280 1 PIN ASSIGNMENT 1 AGND 2 TRST 3 IC1 4 IC2 5 AGND1 6 VDDA1 7 TMS 8 INT_REQ 9 TCK 10 OSCI 11 DGND1 12 VDDD1 13 VDDD3 14 DGND3 15 DGND2 VDDD2 16 17 IC3 18 FF_SRCSW ...

Page 13

IDT82V3280 2 PIN DESCRIPTION Table 1: Pin Description Name Pin No. OSCI 10 FF_SRCSW 18 MS/SL 99 SONET/SDH 100 74 RST EX_SYNC1 45 IN1 24 IN2 25 IN3 46 IN4 47 IN5_POS 40 IN5_NEG 41 Pin Description I/O Type Global ...

Page 14

IDT82V3280 Table 1: Pin Description (Continued) Name Pin No. IN6_POS 42 IN6_NEG 43 IN7 48 IN8 51 IN9 52 IN10 53 IN11 54 IN12 55 IN13 56 IN14 57 FRSYNC_8K 30 MFRSYNC_2K 31 OUT1 88 OUT2 89 OUT3 90 Pin ...

Page 15

IDT82V3280 Table 1: Pin Description (Continued) Name Pin No. OUT4 93 OUT5 94 OUT6_POS 34 OUT6_NEG 35 OUT7_POS 36 OUT7_NEG 37 OUT8_POS 28 OUT8_NEG 27 OUT9 INT_REQ 8 MPU_MODE0 60 MPU_MODE1 59 MPU_MODE2 58 Pin Description I/O ...

Page 16

IDT82V3280 Table 1: Pin Description (Continued) Name Pin No SDI CLKE AD0 / SDO 83 AD1 82 AD2 81 AD3 80 AD4 79 AD5 ...

Page 17

IDT82V3280 Table 1: Pin Description (Continued) Name Pin No. RDY 75 2 TRST TMS 7 TCK 9 TDI 23 TDO 21 VDDD1 12 VDDD2 16 VDDD3 13 VDDD4 50 VDDD5 61 VDDD6 85 VDDD7 86 VDDA1 6 VDDA2 19 VDDA3 ...

Page 18

IDT82V3280 Table 1: Pin Description (Continued) Name Pin No. DGND1 11 DGND2 15 DGND3 14 DGND4 49 DGND5 62 DGND6 84 DGND7 87 AGND1 5 AGND2 20 AGND3 92 GND_DIFF1 32 GND_DIFF2 38 GND_AMI 29 AGND 1 IC1 3 IC2 ...

Page 19

IDT82V3280 3 FUNCTIONAL DESCRIPTION 3.1 RESET The reset operation resets all registers and state machines to their default value or status. After power on, the device must be reset for normal operation. For a complete reset, the RST pin must ...

Page 20

IDT82V3280 3.3 INPUT CLOCKS & FRAME SYNC SIGNAL Altogether 14 clocks and 1 frame sync signal are input to the device. 3.3.1 INPUT CLOCKS The device provides 14 input clock ports. According to the input port technology, the input ports ...

Page 21

IDT82V3280 3.4 INPUT CLOCK PRE-DIVIDER Each input clock is assigned an internal Pre-Divider. The Pre-Divider is used to divide the clock frequency down to the DPLL required fre- quency, which is no more than 38.88 MHz. For IN1 and IN2, ...

Page 22

IDT82V3280 Table 4: Related Bit / Register in Chapter 3.4 Bit IN5_DIV[1:0] IN6_DIV[1:0] IN_FREQ[3:0] IN_2K_4K_8K_INV DIRECT_DIV LOCK_8K PRE_DIV_CH_VALUE[3:0] PRE_DIVN_VALUE[14:0] Functional Description Register IN5_IN6_HF_DIV_CNFG IN1_CNFG ~ IN14_CNFG FR_MFR_SYNC_CNFG IN3_CNFG ~ IN14_CNFG PRE_DIV_CH_CNFG PRE_DIVN[14:8]_CNFG, PRE_DIVN[7:0]_CNFG 22 WAN PLL Address (Hex ...

Page 23

IDT82V3280 3.5 INPUT CLOCK QUALITY MONITORING The qualities of all the input clocks are always monitored in the fol- lowing aspects: • LOS (loss of signal) (only for IN1 and IN2) • Activity • Frequency LOS monitoring is only conducted ...

Page 24

IDT82V3280 3.5.3 FREQUENCY MONITORING Frequency is monitored by comparing the input clock with a refer- ence clock. The reference clock can be derived from the master clock or the output of T0 DPLL, as determined by the FREQ_MON_CLK bit. A ...

Page 25

IDT82V3280 3 DPLL INPUT CLOCK SELECTION An input clock is selected for T0 DPLL and for T4 DPLL respectively. For T0 path, the EXT_SW bit and the T0_INPUT_SEL[3:0] bits deter- mine the input clock selection, as shown ...

Page 26

IDT82V3280 3.6.2 FORCED SELECTION In Forced selection, the selected input clock is set by the T0_INPUT_SEL[3:0] / T4_INPUT_SEL[3:0] bits. The results of input clocks quality monitoring (refer to Chapter 3.5 Input Clock Quality Moni- toring) do not affect the input ...

Page 27

IDT82V3280 3.7 SELECTED INPUT CLOCK MONITORING The quality of the selected input clock is always monitored (refer to Chapter 3.5 Input Clock Quality Monitoring) and the DPLL locking status is always monitored. 3.7 DPLL LOCKING DETECTION The ...

Page 28

IDT82V3280 3.7.3 PHASE LOCK ALARM (T0 ONLY) A phase lock alarm will be raised when the selected input clock can not be locked in T0 DPLL within a certain period. This period can be cal- culated as follows: Period (sec.) ...

Page 29

IDT82V3280 3.8 SELECTED INPUT CLOCK SWITCH If the input clock is selected by External Fast selection or by Forced selection, it can be switched by setting the related registers (refer to Chapter 3.6.1 External Fast Selection (T0 only) Selection) any ...

Page 30

IDT82V3280 3.8.2.2 Non-Revertive Switch (T0 only) In Non-Revertive switch, the T0 selected input clock is not switched when another qualified input clock with a higher priority than the current selected input clock is available. In this case, the selected input ...

Page 31

IDT82V3280 3.9 SELECTED INPUT CLOCK STATUS VS. DPLL OPERATING MODE The operating modes supported by T0 DPLL are more complex than the ones supported by T4 DPLL for T0 path is the main one. T0 DPLL supports three primary operating ...

Page 32

IDT82V3280 15 Figure 7. T0 Selected Input Clock vs. DPLL Automatic Operating Mode Notes to Figure 7: 1. Reset input clock is selected. 3. The T0 selected input clock is disqualified AND No qualified input clock is available. ...

Page 33

IDT82V3280 The causes of Item ‘the T0 selected input clock is switched to another one’ - are: (The T0 selected input clock is disquali- fied AND Another input clock is switched to) OR (In Revertive ...

Page 34

IDT82V3280 3. DPLL OPERATING MODE The T0/T4 DPLL gives a stable performance in different applications without being affected by operating conditions or silicon process varia- tions. It integrates a PFD (Phase & Frequency Detector), a LPF (Low ...

Page 35

IDT82V3280 phase locked to any input clock. The frequency offset acquiring method is selected by the MAN_HOLDOVER bit, the AUTO_AVG bit and the FAST_AVG bit, as shown in Table 19: Table 19: Frequency Offset Control in Holdover Mode MAN_HOLDOVER AUTO_AVG ...

Page 36

IDT82V3280 phase locked to any input clock. The T4 DPLL freezes at the operating frequency when it enters Holdover mode. The accuracy is 4.4X10 ppm. Table 21: Related Bit / Register in Chapter 3.10 Bit CURRENT_PH_DATA[15:0] CURRENT_DPLL_FREQ[23:0] T0_DPLL_START_BW[4:0] T0_DPLL_START_DAMPING[2:0] T0_DPLL_ACQ_BW[4:0] ...

Page 37

IDT82V3280 3. DPLL OUTPUT The DPLL output is locked to the selected input clock. According to the phase-compared result of the feedback and the selected input clock, and the DPLL output frequency offset, the PFD output is ...

Page 38

IDT82V3280 3.11.5.2 T4 Path The four paths for T4 DPLL output are as follows: • 77.76 MHz path - outputs a 77.76 MHz clock; • 16E1/16T1 path - outputs a 16E1 or 16T1 clock, as selected by the IN_SONET_SDH bit; ...

Page 39

IDT82V3280 3. APLL A T0 APLL and a T4 APLL are provided for a better jitter and wander performance of the device output clocks. The bandwidths of the T0/T4 APLL are set by the T0_APLL_BW[1:0] / T4_APLL_BW[1:0] ...

Page 40

IDT82V3280 Table 24: Outputs on OUT1 ~ OUT7 if Derived from T0/T4 DPLL Outputs OUTn_DIVIDER[3:0] 1 (Output Divider) 77.76 MHz 12E1 0000 0001 0010 12E1 0011 6E1 0100 3E1 0101 2E1 0110 0111 E1 1000 1001 1010 64 kHz 1011 ...

Page 41

IDT82V3280 Table 25: Outputs on OUT1 ~ OUT7 if Derived from T0/T4 APLL OUTn_DIVIDER[3:0] 1 (Output Divider) 77.76 MHz X 4 12E1 X 4 0000 3 0001 622.08 MHz 3 0010 48E1 311.04 MHz 0011 155.52 MHz 24E1 0100 77.76 ...

Page 42

IDT82V3280 3.13.2 FRAME SYNC OUTPUT SIGNALS An 8 kHz and a 2 kHz frame sync signals are output on the FRSYNC_8K and MFRSYNC_2K pins if enabled by the 8K_EN and 2K_EN bits respectively. They are CMOS outputs. The two frame ...

Page 43

IDT82V3280 T0 selected input clock EX_SYNC1 Frame sync output signals Output clocks Figure 11. 0.5 UI Late Frame Sync Input Signal Timing Table 28: Related Bit / Register in Chapter 3.13 Bit OUT6_PECL_LVDS OUT7_PECL_LVDS OUTn_PATH_SEL[3:0] (1 ≤ n ≤ 7) ...

Page 44

IDT82V3280 3.14 MASTER / SLAVE CONFIGURATION Master / Slave configuration is only supported by the T0 path of the device. Two devices should be used together in order to: • Enable system protection against single chip failure; • Guarantee no ...

Page 45

IDT82V3280 3.15 INTERRUPT SUMMARY The interrupt sources of the device are as follows: • AMI violation • LOS • T4 DPLL locking status change • Input clocks for T0 path validity change • T0 selected input clock fail • Input ...

Page 46

IDT82V3280 3.17 POWER SUPPLY FILTERING TECHNIQUES 3.3V SLF7028T-100M1R1 10 µF 3.3V SLF7028T-100M1R1 0.1 µF 0.1 µF 10 µF To achieve optimum jitter performance, power supply filtering is required to minimize supply noise modulation of the output clocks. The common sources ...

Page 47

IDT82V3280 4 TYPICAL APPLICATION The device supports Master / Slave application, as shown in Figure 15: Line Timing Typical 19.44 MHz and other OC-N clock Typical 19.44 MHz and other OC-N clock SDH/SONET or other Equipment Timing System 155.52 Mbit/s ...

Page 48

IDT82V3280 5 MICROPROCESSOR INTERFACE The microprocessor interface provides access to read and write the registers in the device. The microprocessor interface supports the fol- lowing five modes: • EPROM mode; • Multiplexed mode; • Intel mode; • Motorola mode; • ...

Page 49

IDT82V3280 5.1 EPROM MODE In this mode, the device is used with an EPROM. The configuration data will be automatically read from the EPROM after the device is pow- ered on. CS A[6:0] AD[7:0] High-Z Table 32: Access Timing Characteristics ...

Page 50

IDT82V3280 5.2 MULTIPLEXED MODE ALE AD[7:0] High-Z RDY Table 33: Read Timing Characteristics in Multiplexed Mode Symbol T One cycle time of the master clock out t Valid address to ALE falling edge setup ...

Page 51

IDT82V3280 ALE AD[7:0] RDY Table 34: Write Timing Characteristics in Multiplexed Mode Symbol T One cycle time of the master clock out t Valid address to ALE falling edge setup time su1 t Valid ...

Page 52

IDT82V3280 5.3 INTEL MODE A[6:0] AD[7:0] RDY Table 35: Read Timing Characteristics in Intel Mode Symbol T One cycle time of the master clock out t Valid address to valid CS setup time su1 ...

Page 53

IDT82V3280 A[6:0] AD[7:0] RDY Table 36: Write Timing Characteristics in Intel Mode Symbol T One cycle time of the master clock out t Valid address to valid CS setup time su1 t Valid CS ...

Page 54

IDT82V3280 5.4 MOTOROLA MODE CS WR A[6:0] AD[7:0] RDY Table 37: Read Timing Characteristics in Motorola Mode Symbol T One cycle time of the master clock out t Valid address to valid CS setup time su1 t ...

Page 55

IDT82V3280 CS WR A[6:0] AD[7:0] RDY Table 38: Write Timing Characteristics in Motorola Mode Symbol T One cycle time of the master clock out t Valid address to valid CS setup time su1 t Valid WR to ...

Page 56

IDT82V3280 5.5 SERIAL MODE In a read operation, the active edge of SCLK is selected by CLKE. When CLKE is asserted low, data on SDO will be clocked out on the ris su2 SCLK su1 ...

Page 57

IDT82V3280 CS t su2 SCLK su1 SDI SDO Table 40: Write Timing Characteristics in Serial Mode Symbol T One cycle time of the master clock out t Valid SDI to valid ...

Page 58

IDT82V3280 6 JTAG This device is compliant with the IEEE 1149.1 Boundary Scan stan- dard except the following: • The output boundary scan cells do not capture data from the core and the device does not support EXTEST instruction; • ...

Page 59

IDT82V3280 7 PROGRAMMING INFORMATION After reset, all the registers are set to their default values. The regis- ters are read or written via the microprocessor interface. Before any write operation, PROTECTION_CNFG is recommended to be confirmed to make sure whether ...

Page 60

IDT82V3280 Table 42: Register List and Map (Continued) Address Register Name (Hex) MON_SW_PBO_CNFG - Frequency 0B Monitor, Input Clock Selection & PBO Control MS_SL_CTRL_CNFG - Master Slave 13 Control PROTECTION_CNFG - Register Pro- 7E tection Mode Configuration MPU_SEL_CNFG - Microprocessor ...

Page 61

IDT82V3280 Table 42: Register List and Map (Continued) Address Register Name (Hex) IN11_CNFG - Input Clock 11 Configu- 1F ration IN12_CNFG - Input Clock 12 Configu- 20 ration IN13_CNFG - Input Clock 13 Configu- 21 ration IN14_CNFG - Input Clock ...

Page 62

IDT82V3280 Table 42: Register List and Map (Continued) Address Register Name (Hex) UPPER_THRESHOLD_1_CNFG 35 Upper Threshold for Leaky Bucket Configuration 1 LOWER_THRESHOLD_1_CNFG 36 Lower Threshold for Leaky Bucket Configuration 1 BUCKET_SIZE_1_CNFG - Bucket 37 Size for Leaky Bucket Configuration 1 ...

Page 63

IDT82V3280 Table 42: Register List and Map (Continued) Address Register Name (Hex) IN11_IN12_STS - Input Clock 11 & Status IN13_IN14_STS - Input Clock 13 & Status INPUT_VALID1_STS - Input Clocks 4A Validity 1 INPUT_VALID2_STS - Input ...

Page 64

IDT82V3280 Table 42: Register List and Map (Continued) Address Register Name (Hex) PHASE_LOSS_FINE_LIMIT_CNFG - 5B Phase Loss Fine Detector Limit Con- figuration * T0_HOLDOVER_MODE_CNFG - T0 5C DPLL Holdover Mode Configuration T0_HOLDOVER_FREQ[7:0]_CNFG - 5D T0 DPLL Holdover Frequency Config- uration ...

Page 65

IDT82V3280 Table 42: Register List and Map (Continued) Address Register Name (Hex) OUT7_FREQ_CNFG - Output Clock 7 71 Frequency Configuration OUT8_FREQ_CNFG - Output Clock 8 72 Frequency Configuration & Output Clock 6, 7 & 9 Invert Configuration OUT9_FREQ_CNFG - Output ...

Page 66

IDT82V3280 ID[15:8] - Device ID 2 Address: 01H Type: Read Default Value: 00010001 7 6 ID15 ID14 Bit Name ID[15:8] The value in the ID[15:0] bits are pre-set, representing the identification number for the IDT82V3280. MPU_PIN_STS - ...

Page 67

IDT82V3280 NOMINAL_FREQ[23:16]_CNFG - Crystal Oscillator Frequency Offset Calibration Configuration 3 Address: 06H Type: Read / Write Default Value: 00000000 7 6 NOMINAL_FRE NOMINAL_FRE Q_VALUE23 Q_VALUE22 Bit Name The NOMINAL_FREQ_VALUE[23:0] bits represent a 2’s complement signed integer. If the value is ...

Page 68

IDT82V3280 PHASE_ALARM_TIME_OUT_CNFG - Phase Lock Alarm Time-Out Configuration Address: 08H Type: Read / Write Default Value: 00110010 7 6 MULTI_FACTO MULTI_FACTO TIME_OUT_VA R1 R0 Bit Name MULTI_FACTOR[1: TIME_OUT_VALUE[5:0] Programming Information 5 4 TIME_OUT_VA TIME_OUT_VA ...

Page 69

IDT82V3280 INPUT_MODE_CNFG - Input Mode Configuration Address: 09H Type: Read / Write Default Value: 10100XX0 7 6 AUTO_EXT_SY EXT_SYNC_EN NC_EN Bit Name 7 AUTO_EXT_SYNC_EN Refer to the description of the EXT_SYNC_EN bit (b6, 09H). This bit, together with the AUTO_EXT_SYNC_EN ...

Page 70

IDT82V3280 DIFFERENTIAL_IN_OUT_OSCI_CNFG - Differential Input / Output Port & Master Clock Configuration Address: 0AH Type: Read / Write Default Value: XXXXX001 Bit Name Reserved. This bit selects a better active edge of ...

Page 71

IDT82V3280 MON_SW_PBO_CNFG - Frequency Monitor, Input Clock Selection & PBO Control Address: 0BH Type: Read / Write Default Value: 100X01X1 7 6 FREQ_MON_C LOS_FLAG_TO ULTR_FAST_SW LK _TDO Bit Name The bit selects a reference clock for input clock frequency monitoring. ...

Page 72

IDT82V3280 MS_SL_CTRL_CNFG - Master Slave Control Address: 13H Type: Read / Write Default Value: XXXXXXX0 Bit Name 7-1 - Reserved. These bits, together with the MS/ SL pin, control whether the device is configured as the ...

Page 73

IDT82V3280 MPU_SEL_CNFG - Microprocessor Interface Mode Configuration Address: 7FH Type: Read / Write Default Value: XXXXXXXX Bit Name Reserved. These bits select a microprocessor interface mode: 000: Reserved. 001: ERPOM mode. 010: ...

Page 74

IDT82V3280 7.2.2 INTERRUPT REGISTERS INTERRUPT_CNFG - Interrupt Configuration Address: 0CH Type: Read / Write Default Value: XXXXXX10 Bit Name Reserved. This bit determines the output characteristics of the INT_REQ pin. 0: The ...

Page 75

IDT82V3280 INTERRUPTS2_STS - Interrupt Status 2 Address: 0EH Type: Read / Write Default Value: 00111111 7 6 T0_OPERATING T0_MAIN_REF_F _MODE AILED Bit Name 7 T0_OPERATING_MODE 6 T0_MAIN_REF_FAILED INn Programming Information 5 4 IN14 IN13 This bit indicates ...

Page 76

IDT82V3280 INTERRUPTS3_STS - Interrupt Status 3 Address: 0FH Type: Read / Write Default Value: 11X10000 7 6 EX_SYNC_ALARM T4_STS Bit Name This bit indicates whether an external sync alarm is raised; i.e., whether there is a transition from ‘0’ to ...

Page 77

IDT82V3280 INTERRUPTS1_ENABLE_CNFG - Interrupt Control 1 Address: 10H Type: Read / Write Default Value: 00000000 7 6 IN8 IN7 Bit Name This bit controls whether the interrupt is enabled to be reported on the INT_REQ pin when the input clock ...

Page 78

IDT82V3280 INTERRUPTS3_ENABLE_CNFG - Interrupt Control 3 Address: 12H Type: Read / Write Default Value: 00X00000 7 6 EX_SYNC_ALARM T4_STS Bit Name This bit controls whether the interrupt is enabled to be reported on the INT_REQ pin when an external sync ...

Page 79

IDT82V3280 7.2.3 INPUT CLOCK FREQUENCY & PRIORITY CONFIGURATION REGISTERS IN1_CNFG - Input Clock 1 Configuration Address: 14H Type: Read / Write Default Value: X0000000 400HZ_SEL BUCKET_SEL1 Bit Name 7 - Reserved. This bit should be set to ...

Page 80

IDT82V3280 IN3_CNFG - Input Clock 3 Configuration Address: 16H Type: Read / Write Default Value: 00000000 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 16H). This bit, together with the ...

Page 81

IDT82V3280 IN4_CNFG - Input Clock 4 Configuration Address: 17H Type: Read / Write Default Value: 00000000 7 6 DIRECT_DIV LOCK_8K Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 17H). This bit, together with the DIRECT_DIV ...

Page 82

IDT82V3280 IN5_IN6_HF_DIV_CNFG - Input Clock 5 & 6 High Frequency Divider Configuration Address: 18H Type: Read / Write Default Value: 00XXXX00 7 6 IN6_DIV1 IN6_DIV0 Bit Name These bits determine whether the HF Divider is used and what the division ...

Page 83

IDT82V3280 IN5_CNFG - Input Clock 5 Configuration Address: 19H Type: Read / Write Default Value: 00000011 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 19H). This bit, together with the ...

Page 84

IDT82V3280 IN6_CNFG - Input Clock 6 Configuration Address: 1AH Type: Read / Write Default Value: 00000011 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 1AH). This bit, together with the ...

Page 85

IDT82V3280 IN7_CNFG - Input Clock 7 Configuration Address: 1BH Type: Read / Write Default Value: 00000011 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 1BH). This bit, together with the ...

Page 86

IDT82V3280 IN8_CNFG - Input Clock 8 Configuration Address: 1CH Type: Read / Write Default Value: 00000011 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 1CH). This bit, together with the ...

Page 87

IDT82V3280 IN9_CNFG - Input Clock 9 Configuration Address: 1DH Type: Read / Write Default Value: 00000011 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 1DH). This bit, together with the ...

Page 88

IDT82V3280 IN10_CNFG - Input Clock 10 Configuration Address: 1EH Type: Read / Write Default Value: 00000011 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 1EH). This bit, together with the ...

Page 89

IDT82V3280 IN11_CNFG - Input Clock 11 Configuration Address: 1FH Type: Read / Write Default Value: 0000XXXX 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 1FH). This bit, together with the ...

Page 90

IDT82V3280 IN12_CNFG - Input Clock 12 Configuration Address: 20H Type: Read / Write Default Value: 00000001 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 20H). This bit, together with the ...

Page 91

IDT82V3280 IN13_CNFG - Input Clock 13 Configuration Address: 21H Type: Read / Write Default Value: 00000001 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 21H). This bit, together with the ...

Page 92

IDT82V3280 IN14_CNFG - Input Clock 14 Configuration Address: 22H Type: Read / Write Default Value: 00000001 7 6 DIRECT_DIV LOCK_8K BUCKET_SEL1 Bit Name 7 DIRECT_DIV Refer to the description of the LOCK_8K bit (b6, 22H). This bit, together with the ...

Page 93

IDT82V3280 PRE_DIV_CH_CNFG - DivN Divider Channel Selection Address: 23H Type: Read / Write Default Value: XXXX0000 Bit Name PRE_DIV_CH_VALUE[3:0] PRE_DIVN[7:0]_CNFG - DivN Divider Division Factor Configuration 1 ...

Page 94

IDT82V3280 PRE_DIVN[14:8]_CNFG - DivN Divider Division Factor Configuration 2 Address: 25H Type: Read / Write Default Value: X0000000 7 6 PRE_DIVN_VAL PRE_DIVN_VAL - UE14 Bit Name PRE_DIVN_VALUE[14:8] Programming Information 5 4 PRE_DIVN_VAL PRE_DIVN_VAL UE13 UE12 ...

Page 95

IDT82V3280 IN1_IN2_SEL_PRIORITY_CNFG - Input Clock 1 & 2 Priority Configuration * Address: 26H Type: Read / Write Default Value 00110010 / T4 - 00000000 7 6 IN2_SEL_PRIO IN2_SEL_PRIO IN2_SEL_PRIO RITY3 RITY2 Bit Name INn_SEL_PRIORITY[3:0] 3 ...

Page 96

IDT82V3280 IN3_IN4_SEL_PRIORITY_CNFG - Input Clock 3 & 4 Priority Configuration * Address: 27H Type: Read / Write Default Value 01010100 / T4 - 00000000 7 6 IN4_SEL_PRIO IN4_SEL_PRIO IN4_SEL_PRIO RITY3 RITY2 Bit Name INn_SEL_PRIORITY[3:0] 3 ...

Page 97

IDT82V3280 IN5_IN6_SEL_PRIORITY_CNFG - Input Clock 5 & 6 Priority Configuration * Address: 28H Type: Read / Write Default Value: T0/T4 - 01110110 7 6 IN6_SEL_PRIO IN6_SEL_PRIO RITY3 RITY2 Bit Name INn_SEL_PRIORITY[3: INn_SEL_PRIORITY[3:0] Programming Information ...

Page 98

IDT82V3280 IN7_IN8_SEL_PRIORITY_CNFG - Input Clock 7 & 8 Priority Configuration * Address: 29H Type: Read / Write Default Value: 10011000 7 6 IN8_SEL_PRIO IN8_SEL_PRIO IN8_SEL_PRIO RITY3 RITY2 Bit Name INn_SEL_PRIORITY[3: INn_SEL_PRIORITY[3:0] Programming Information 5 ...

Page 99

IDT82V3280 IN9_IN10_SEL_PRIORITY_CNFG - Input Clock 9 & 10 Priority Configuration * Address: 2AH Type: Read / Write Default Value: 10111010 7 6 IN10_SEL_PRI IN10_SEL_PRI IN10_SEL_PRI ORITY3 ORITY2 Bit Name INn_SEL_PRIORITY[3: INn_SEL_PRIORITY[3:0] Programming Information 5 ...

Page 100

IDT82V3280 IN11_IN12_SEL_PRIORITY_CNFG - Input Clock 11 & 12 Priority Configuration * Address: 2BH Type: Read / Write Default Value: 11011100 (T0 Master)/11010001 (T0 Slave) 00000000 (T4 IN12_SEL_PRI IN12_SEL_PRI IN12_SEL_PRI ORITY3 ORITY2 Bit Name INn_SEL_PRIORITY[3:0] 3 ...

Page 101

IDT82V3280 IN13_IN14_SEL_PRIORITY_CNFG - Input Clock 13 & 14 Priority Configuration * Address: 2CH Type: Read / Write Default Value: 11111110 (T0) 00000000 (T4 IN14_SEL_PRI IN14_SEL_PRI IN14_SEL_PRI ORITY3 ORITY2 Bit Name INn_SEL_PRIORITY[3: INn_SEL_PRIORITY[3:0] ...

Page 102

IDT82V3280 7.2.4 INPUT CLOCK QUALITY MONITORING CONFIGURATION & STATUS REGISTERS FREQ_MON_FACTOR_CNFG - Factor of Frequency Monitor Configuration Address: 2EH Type: Read / Write Default Value: XXXX1011 Bit Name FREQ_MON_FACTOR[3:0] ...

Page 103

IDT82V3280 UPPER_THRESHOLD_0_CNFG - Upper Threshold for Leaky Bucket Configuration 0 Address: 31H Type: Read / Write Default Value: 00000110 7 6 UPPER_THRE UPPER_THRE SHOLD_0_DAT SHOLD_0_DAT A7 A6 Bit Name UPPER_THRESHOLD_0_DATA[7:0] LOWER_THRESHOLD_0_CNFG - Lower Threshold for Leaky Bucket ...

Page 104

IDT82V3280 DECAY_RATE_0_CNFG - Decay Rate for Leaky Bucket Configuration 0 Address: 34H Type: Read / Write Default Value: XXXXXX01 Bit Name DECAY_RATE_0_DATA[1:0] UPPER_THRESHOLD_1_CNFG - Upper Threshold for Leaky Bucket ...

Page 105

IDT82V3280 BUCKET_SIZE_1_CNFG - Bucket Size for Leaky Bucket Configuration 1 Address: 37H Type: Read / Write Default Value: 00001000 7 6 BUCKET_SIZE BUCKET_SIZE BUCKET_SIZE _1_DATA7 _1_DATA6 Bit Name BUCKET_SIZE_1_DATA[7:0] DECAY_RATE_1_CNFG - Decay Rate for Leaky Bucket Configuration ...

Page 106

IDT82V3280 LOWER_THRESHOLD_2_CNFG - Lower Threshold for Leaky Bucket Configuration 2 Address: 3AH Type: Read / Write Default Value: 00000100 7 6 LOWER_THRE LOWER_THRE LOWER_THRE SHOLD_2_DAT SHOLD_2_DAT SHOLD_2_DAT A7 A6 Bit Name LOWER_THRESHOLD_2_DATA[7:0] BUCKET_SIZE_2_CNFG - Bucket Size for ...

Page 107

IDT82V3280 UPPER_THRESHOLD_3_CNFG - Upper Threshold for Leaky Bucket Configuration 3 Address: 3DH Type: Read / Write Default Value: 00000110 7 6 UPPER_THRE UPPER_THRE UPPER_THRE SHOLD_3_DAT SHOLD_3_DAT SHOLD_3_DAT A7 A6 Bit Name UPPER_THRESHOLD_3_DATA[7:0] LOWER_THRESHOLD_3_CNFG - Lower Threshold for ...

Page 108

IDT82V3280 DECAY_RATE_3_CNFG - Decay Rate for Leaky Bucket Configuration 3 Address: 40H Type: Read / Write Default Value: XXXXXX01 Bit Name DECAY_RATE_3_DATA[1:0] IN_FREQ_READ_CH_CNFG - Input Clock Frequency Read Channel ...

Page 109

IDT82V3280 IN_FREQ_READ_STS - Input Clock Frequency Read Value Address: 42H Type: Read Default Value: 00000000 7 6 IN_FREQ_VAL IN_FREQ_VAL UE7 UE6 Bit Name These bits represent a 2’s complement signed integer. If the value is multiplied by the value in ...

Page 110

IDT82V3280 IN3_IN4_STS - Input Clock 3 & 4 Status Address: 44H Type: Read Default Value: X110X110 7 6 IN4_FREQ_HAR IN4_NO_ACTIVI - D_ALARM TY_ALARM Bit Name IN4_FREQ_HARD_ALARM 5 IN4_NO_ACTIVITY_ALARM 4 IN4_PH_LOCK_ALARM IN3_FREQ_HARD_ALARM 1 IN3_NO_ACTIVITY_ALARM 0 ...

Page 111

IDT82V3280 IN5_IN6_STS - Input Clock 5 & 6 Status Address: 45H Type: Read Default Value: X110X110 7 6 IN6_FREQ_HAR IN6_NO_ACTIVI - D_ALARM TY_ALARM Bit Name IN6_FREQ_HARD_ALARM 5 IN6_NO_ACTIVITY_ALARM 4 IN6_PH_LOCK_ALARM IN5_FREQ_HARD_ALARM 1 IN5_NO_ACTIVITY_ALARM 0 ...

Page 112

IDT82V3280 IN7_IN8_STS - Input Clock 7 & 8 Status Address: 46H Type: Read Default Value: X110X110 7 6 IN8_FREQ_HA IN8_NO_ACTIV - RD_ALARM Bit Name IN8_FREQ_HARD_ALARM 5 IN8_NO_ACTIVITY_ALARM 4 IN8_PH_LOCK_ALARM IN7_FREQ_HARD_ALARM 1 IN7_NO_ACTIVITY_ALARM 0 IN7_PH_LOCK_ALARM ...

Page 113

IDT82V3280 IN9_IN10_STS - Input Clock 9 & 10 Status Address: 47H Type: Read Default Value: X110X110 7 6 IN10_FREQ_HA IN10_NO_ACTI - RD_ALARM VITY_ALARM Bit Name IN10_FREQ_HARD_ALARM 5 IN10_NO_ACTIVITY_ALARM 4 IN10_PH_LOCK_ALARM IN9_FREQ_HARD_ALARM 1 IN9_NO_ACTIVITY_ALARM 0 ...

Page 114

IDT82V3280 IN11_IN12_STS - Input Clock 11 & 12 Status Address: 48H Type: Read Default Value: X110X110 7 6 IN12_FREQ_H IN12_NO_ACTI - ARD_ALARM Bit Name IN12_FREQ_HARD_ALARM 5 IN12_NO_ACTIVITY_ALARM 4 IN12_PH_LOCK_ALARM IN11_FREQ_HARD_ALARM 1 IN11_NO_ACTIVITY_ALARM 0 IN11_PH_LOCK_ALARM ...

Page 115

IDT82V3280 IN13_IN14_STS - Input Clock 13 & 14 Status Address: 49H Type: Read Default Value: X110X110 7 6 IN14_FREQ_H IN14_NO_ACTI - ARD_ALARM Bit Name IN14_FREQ_HARD_ALARM 5 IN14_NO_ACTIVITY_ALARM 4 IN14_PH_LOCK_ALARM IN13_FREQ_HARD_ALARM 1 IN13_NO_ACTIVITY_ALARM 0 IN13_PH_LOCK_ALARM ...

Page 116

IDT82V3280 7.2 DPLL INPUT CLOCK SELECTION REGISTERS INPUT_VALID1_STS - Input Clocks Validity 1 Address: 4AH Type: Read Default Value: 00000000 7 6 IN8 IN7 Bit Name This bit indicates the validity of the corresponding INn. Here n ...

Page 117

IDT82V3280 REMOTE_INPUT_VALID2_CNFG - Input Clocks Validity Configuration 2 Address: 4DH Type: Read / Write Default Value: XX111111 Bit Name Reserved. This bit controls whether the corresponding INn is allowed to be locked ...

Page 118

IDT82V3280 PRIORITY_TABLE2_STS - Priority Status 2 * Address: 4FH Type: Read Default Value: 00000000 7 6 THIRD_HIGHE THIRD_HIGHE THIRD_HIGHE ST_PRIORITY_ ST_PRIORITY_ ST_PRIORITY_ VALIDATED3 VALIDATED2 Bit Name THIRD_HIGHEST_PRIORITY_VALIDATED[3: SECOND_HIGHEST_PRIORITY_VALIDATED[3:0] T0_INPUT_SEL_CNFG - T0 Selected Input Clock ...

Page 119

IDT82V3280 T4_INPUT_SEL_CNFG - T4 Selected Input Clock Configuration Address: 51H Type: Read / Write Default Value: X0000000 T4_LOCK_T0 T0_FOR_T4 Bit Name 7 - Reserved. This bit determines whether the T4 DPLL locks DPLL output ...

Page 120

IDT82V3280 7.2 DPLL STATE MACHINE CONTROL REGISTERS OPERATING_STS - DPLL Operating Status Address: 52H Type: Read Default Value: 10000001 7 6 EX_SYNC_ALA T4_DPLL_LO T0_DPLL_SOFT RM_MON CK _FREQ_ALARM Bit Name 7 EX_SYNC_ALARM_MON 6 T4_DPLL_LOCK 5 T0_DPLL_SOFT_FREQ_ALARM 4 T4_DPLL_SOFT_FREQ_ALARM ...

Page 121

IDT82V3280 T0_OPERATING_MODE_CNFG - T0 DPLL Operating Mode Configuration Address: 53H Type: Read / Write Default Value: XXXXX000 Bit Name T0_OPERATING_MODE[2:0] T4_OPERATING_MODE_CNFG - T4 DPLL Operating Mode Configuration ...

Page 122

IDT82V3280 7.2 DPLL & APLL CONFIGURATION REGISTERS T0_DPLL_APLL_PATH_CNFG - T0 DPLL & APLL Path Configuration Address: 55H Type: Read / Write Default Value: 00000X0X 7 6 T0_APLL_PATH T0_APLL_PA T0_APLL_PA 3 TH2 Bit Name T0_APLL_PATH[3:0] ...

Page 123

IDT82V3280 T0_DPLL_START_BW_DAMPING_CNFG - T0 DPLL Start Bandwidth & Damping Factor Configuration Address: 56H Type: Read / Write Default Value: 01101111 7 6 T0_DPLL_STA T0_DPLL_STA T0_DPLL_STA RT_DAMPING2 RT_DAMPING1 RT_DAMPING0 Bit Name T0_DPLL_START_DAMPING[2: T0_DPLL_START_BW[4:0] Programming Information ...

Page 124

IDT82V3280 T0_DPLL_ACQ_BW_DAMPING_CNFG - T0 DPLL Acquisition Bandwidth & Damping Factor Configuration Address: 57H Type: Read / Write Default Value: 01101111 7 6 T0_DPLL_ACQ T0_DPLL_ACQ T0_DPLL_ACQ _DAMPING2 _DAMPING1 Bit Name T0_DPLL_ACQ_DAMPING[2: T0_DPLL_ACQ_BW[4:0] Programming Information 5 ...

Page 125

IDT82V3280 T0_DPLL_LOCKED_BW_DAMPING_CNFG - T0 DPLL Locked Bandwidth & Damping Factor Configuration Address: 58H Type: Read / Write Default Value: 01101011 7 6 T0_DPLL_LOCK T0_DPLL_LOCK T0_DPLL_LOCK ED_DAMPING2 ED_DAMPING1 Bit Name T0_DPLL_LOCKED_DAMPING[2: T0_DPLL_LOCKED_BW[4:0] Programming Information 5 ...

Page 126

IDT82V3280 T0_BW_OVERSHOOT_CNFG - T0 DPLL Bandwidth Overshoot Configuration Address: 59H Type: Read / Write Default Value: 1XXX1XXX 7 6 AUTO_BW_SEL - Bit Name This bit determines whether starting or acquisition bandwidth / damping factor is used for T0 DPLL. 0: ...

Page 127

IDT82V3280 PHASE_LOSS_COARSE_LIMIT_CNFG - Phase Loss Coarse Detector Limit Configuration * Address: 5AH Type: Read / Write Default Value: 10000101 7 6 COARSE_PH_L WIDE_EN MULTI_PH_APP OS_LIMT_EN Bit Name This bit controls whether the occurrence of the coarse phase loss will result ...

Page 128

IDT82V3280 PHASE_LOSS_FINE_LIMIT_CNFG - Phase Loss Fine Detector Limit Configuration * Address: 5BH Type: Read / Write Default Value: 10XXX010 7 6 FINE_PH_LOS_ FAST_LOS_SW LIMT_EN Bit Name 7 FINE_PH_LOS_LIMT_EN 6 FAST_LOS_SW PH_LOS_FINE_LIMT[2:0] Programming Information ...

Page 129

IDT82V3280 T0_HOLDOVER_MODE_CNFG - T0 DPLL Holdover Mode Configuration Address: 5CH Type: Read / Write Default Value: 010001XX 7 6 MAN_HOLDOV AUTO_AVG ER Bit Name 7 MAN_HOLDOVER 6 AUTO_AVG 5 FAST_AVG 4 READ_AVG TEMP_HOLDOVER_MODE[1: ...

Page 130

IDT82V3280 T0_HOLDOVER_FREQ[15:8]_CNFG - T0 DPLL Holdover Frequency Configuration 2 Address: 5EH Type: Read / Write Default Value: 00000000 7 6 T0_HOLDOVER T0_HOLDOVER T0_HOLDOVER _FREQ15 _FREQ14 Bit Name T0_HOLDOVER_FREQ[15:8] Refer to the description of the T0_HOLDOVER_FREQ[23:16] bits (b7~0, ...

Page 131

IDT82V3280 T4_DPLL_APLL_PATH_CNFG - T4 DPLL & APLL Path Configuration Address: 60H Type: Read / Write Default Value: 01000X0X 7 6 T4_APLL_PATH T4_APLL_PA T4_APLL_PA 3 TH2 Bit Name T4_APLL_PATH[3: T4_GSM_GPS_16E1_16T1_SEL[1: T4_12E1_24T1_E3_T3_SEL[1:0] Programming ...

Page 132

IDT82V3280 T4_DPLL_LOCKED_BW_DAMPING_CNFG - T4 DPLL Locked Bandwidth & Damping Factor Configuration Address: 61H Type: Read / Write Default Value: 011XXX00 7 6 T4_DPLL_LOCK T4_DPLL_LOCK T4_DPLL_LOCK ED_DAMPING2 ED_DAMPING1 ED_DAMPING0 Bit Name T4_DPLL_LOCKED_DAMPING[2: ...

Page 133

IDT82V3280 CURRENT_DPLL_FREQ[23:16]_STS - DPLL Current Frequency Status 3 * Address: 64H Type: Read Default Value: 00000000 7 6 CURRENT_DP CURRENT_DP CURRENT_DP LL_FREQ23 LL_FREQ22 Bit Name CURRENT_DPLL_FREQ[23:16] DPLL_FREQ_SOFT_LIMIT_CNFG - DPLL Soft Limit Configuration Address: 65H Type: Read / ...

Page 134

IDT82V3280 DPLL_FREQ_HARD_LIMIT[15:8]_CNFG - DPLL Hard Limit Configuration 2 Address: 67H Type: Read / Write Default Value: 00011001 7 6 DPLL_FREQ_H DPLL_FREQ_H ARD_LIMT15 ARD_LIMT14 Bit Name DPLL_FREQ_HARD_LIMT[15:8] CURRENT_DPLL_PHASE[7:0]_STS - DPLL Current Phase Status 1 * Address: 68H Type: ...

Page 135

IDT82V3280 T0_T4_APLL_BW_CNFG - APLL Bandwidth Configuration Address: 6AH Type: Read / Write Default Value: XX01XX01 T0_APLL_BW1 Bit Name Reserved. These bits set the bandwidth for T0 APLL. 00: 100 ...

Page 136

IDT82V3280 7.2.8 OUTPUT CONFIGURATION REGISTERS OUT1_FREQ_CNFG - Output Clock 1 Frequency Configuration Address: 6BH Type: Read / Write Default Value: 00001011 7 6 OUT1_PATH_S OUT1_PATH_S OUT1_PATH_S EL3 EL2 Bit Name These bits select an input to OUT1. 0000 ~ 0011: ...

Page 137

IDT82V3280 OUT2_FREQ_CNFG - Output Clock 2 Frequency Configuration Address: 6CH Type: Read / Write Default Value: 00000110 7 6 OUT2_PATH_S OUT2_PATH_S OUT2_PATH_S EL3 EL2 Bit Name OUT2_PATH_SEL[3: OUT2_DIVIDER[3:0] Programming Information 5 4 OUT2_PATH_S OUT2_DIVIDER ...

Page 138

IDT82V3280 OUT3_FREQ_CNFG - Output Clock 3 Frequency Configuration Address: 6DH Type: Read / Write Default Value: 00001000 7 6 OUT3_PATH_S OUT3_PATH_S OUT3_PATH_S EL3 EL2 Bit Name These bits select an input to OUT3. 0000 ~ 0011: The output of T0 ...

Page 139

IDT82V3280 OUT4_FREQ_CNFG - Output Clock 4 Frequency Configuration Address: 6EH Type: Read / Write Default Value: 00000110 7 6 OUT4_PATH_S OUT4_PATH_S OUT4_PATH_S EL3 EL2 Bit Name These bits select an input to OUT4. 0000 ~ 0011: The output of T0 ...

Page 140

IDT82V3280 OUT5_FREQ_CNFG - Output Clock 5 Frequency Configuration Address: 6FH Type: Read / Write Default Value: 00000100 7 6 OUT5_PATH_S OUT5_PATH_S OUT5_PATH_S EL3 EL2 Bit Name These bits select an input to OUT5. 0000 ~ 0011: The output of T0 ...

Page 141

IDT82V3280 OUT6_FREQ_CNFG - Output Clock 6 Frequency Configuration Address:70H Type: Read / Write Default Value: 00000110 7 6 OUT6_PATH_S OUT6_PATH_S OUT6_PATH_S EL3 EL2 Bit Name These bits select an input to OUT6. 0000 ~ 0011: The output of T0 APLL. ...

Page 142

IDT82V3280 OUT7_FREQ_CNFG - Output Clock 7 Frequency Configuration Address:71H Type: Read / Write Default Value: 00001000 7 6 OUT7_PATH_S OUT7_PATH_S OUT7_PATH_S EL3 EL2 Bit Name These bits select an input to OUT7. 0000 ~ 0011: The output of T0 APLL. ...

Page 143

IDT82V3280 OUT8_FREQ_CNFG - Output Clock 8 Frequency Configuration & Output Clock 6, 7 & 9 Invert Configuration Address:72H Type: Read / Write Default Value: 01000000 7 6 OUT8_PATH_S OUT8_EN EL Bit Name These bits select an input to OUT8. 7 ...

Page 144

IDT82V3280 OUT9_FREQ_CNFG - Output Clock 9 Frequency Configuration & Output Clock Invert Configuration Address:73H Type: Read / Write Default Value: 01000000 7 6 OUT9_PATH_S OUT9_EN EL Bit Name These bits select an input to OUT9. 7 OUT9_PATH_SEL ...

Page 145

IDT82V3280 FR_MFR_SYNC_CNFG - Frame Sync & Multiframe Sync Output Configuration Address:74H Type: Read / Write Default Value: 01100000 7 6 IN_2K_4K_8K_I 8K_EN NV Bit Name 7 IN_2K_4K_8K_INV 6 8K_EN 5 2K_EN 4 2K_8K_PUL_POSITION 3 8K_INV 2 8K_PUL 1 2K_INV 0 ...

Page 146

IDT82V3280 7.2.9 PBO & PHASE OFFSET CONTROL REGISTERS PHASE_MON_PBO_CNFG - Phase Transient Monitor & PBO Configuration Address:78H Type: Read / Write Default Value: 0X000110 7 6 IN_NOISE_WIN - DOW Bit Name 7 IN_NOISE_WINDOW PH_MON_EN 4 PH_MON_PBO_EN 3 ...

Page 147

IDT82V3280 PHASE_OFFSET[9:8]_CNFG - Phase Offset Configuration 2 Address:7BH Type: Read / Write Default Value: 0XXXXX00 7 6 PH_OFFSET_E - N Bit Name This bit determines whether the input-to-output phase offset is enabled. If the device is configured as the Master, ...

Page 148

IDT82V3280 7.2.10 SYNCHRONIZATION CONFIGURATION REGISTERS SYNC_MONITOR_CNFG - Sync Monitor Configuration Address:7CH Type: Read / Write Default Value: X0101011 SYNC_MON_LIMT2 Bit Name 7 - Reserved. These bits set the limit for the external sync alarm. 000: ±1 UI. ...

Page 149

IDT82V3280 8 THERMAL MANAGEMENT The device operates over the industry temperature range -40°C ~ +85°C. To ensure the functionality and reliability of the device, the maxi- mum junction temperature T should not exceed 125°C. In some jmax applications, the device ...

Page 150

IDT82V3280 9 ELECTRICAL SPECIFICATIONS 9.1 ABSOLUTE MAXIMUM RATING Table 45: Absolute Maximum Rating Symbol OUT T Ambient Operating Temperature Range A T STOR 9.2 RECOMMENDED OPERATION CONDITIONS Table 46: Recommended Operation Conditions Symbol V Power ...

Page 151

IDT82V3280 9.3 I/O SPECIFICATIONS 9.3.1 AMI INPUT / OUTPUT PORT 9.3.1.1 Structure Violation Violation 8 kHz (125 µs) 9.3.1.2 I/O Level 15.6 µ s 7.8 µ 1 Vp ...

Page 152

IDT82V3280 AMI input AMI input For a transformer with a turns ratio of 1:1, a 3:1 ratio potential divider R to achieve the required 1 V pk-pk voltage level for the positive and negative pulses. Figure 31. AMI Input / ...

Page 153

IDT82V3280 9.3.1.3 Over-Voltage Protection The device may require over-voltage protection on AMI input ports according to ITU Recommendation K.41. 9.3.2 CMOS INPUT / OUTPUT PORT From Table 48 to Table 51 3 Table 48: CMOS Input ...

Page 154

IDT82V3280 9.3.3 PECL / LVDS INPUT / OUTPUT PORT 9.3.3.1 PECL Input / Output Port 130 Ω 50 Ω (transmission line) 82 Ω 2 kHz to 667 MHz 130 Ω ...

Page 155

IDT82V3280 Table 52: PECL Input / Output Port Electrical Characteristics Parameter Description V Input Low Voltage, Differential Inputs IL V Input High Voltage, Differential Inputs IH V Input Differential Voltage ID V Input Low Voltage, Single-ended Input IL_S V Input ...

Page 156

IDT82V3280 9.3.3.2 LVDS Input / Output Port 50 Ω (transmission line) 2 kHz 100 Ω to 667 MHz 50 Ω (transmission line) 50 Ω (transmission line) 2 kHz to 100 Ω 667 MHz 50 Ω (transmission line) Figure 34. Recommended ...

Page 157

IDT82V3280 9.4 JITTER & WANDER PERFORMANCE Table 54: Output Clock Jitter Generation 1 Test Definition N x 2.048MHz without APLL N x 2.048MHz with T0/T4 APLL N x 1.544 MHz without APLL N x 1.544 MHz with T0/T4 APLL 44.736 ...

Page 158

IDT82V3280 Table 55: Output Clock Phase Noise 1 Output Clock 622.08 MHz (T0 DPLL + T0/T4 APLL) 155.52 MHz (T0 DPLL + T0/T4 APLL) 38.88 MHz (T0 DPLL + T0/T4 APLL) 16E1 (T0/T4 APLL) 16T1 (T0/T4 APLL) E3 (T0/T4 APLL) ...

Page 159

IDT82V3280 Table 60: T0 DPLL Jitter Transfer & Damping Factor 3 dB Bandwidth Programmable Damping Factor 0.5 mHz 1 mHz 2 mHz 4 mHz 8 mHz 15 mHz 30 mHz 60 mHz 0.1 Hz 0.3 Hz 0.6 Hz 1.2 Hz ...

Page 160

IDT82V3280 9.5 OUTPUT WANDER GENERATION template tested result Electrical Specifications Figure 36. Output Wander Generation 160 WAN PLL template tested result March 02, 2009 ...

Page 161

IDT82V3280 9.6 INPUT / OUTPUT CLOCK TIMING The inputs and outputs are aligned ideally. But due to the circuit delays, there is delay between the inputs and outputs. 8 kHz Input Clock 8 kHz Output Clock 6.48 MHz Input Clock ...

Page 162

IDT82V3280 9.7 OUTPUT CLOCK TIMING Table 63: Output Clock Timing Symbol Electrical Specifications MFRSYNC_2K/ ...

Page 163

ADSL --- APLL --- ATM --- BITS --- CMOS --- DCO --- DPLL --- DSL --- DSLAM --- DWDM --- EPROM --- GPS --- GSM --- IIR --- IP --- ISDN --- JTAG --- LPF --- LVDS --- ...

Page 164

IDT82V3280 PECL --- PFD --- PLL --- RMS --- PRS --- SDH --- SEC --- SMC --- SONET --- SSU --- STM --- TCM-ISDN --- TDEV --- UI --- WLL --- Glossary Positive Emitter Coupled Logic Phase & Frequency Detector ...

Page 165

A AMI Violation ...................................................................................... 20 Averaged Phase Error ........................................................................ 34 B Bandwidths and Damping Factors ..................................................... 34 Acquisition Bandwidth and Damping Factor ............................... 34 Locked Bandwidth and Damping Factor ..................................... 34 Starting Bandwidth and Damping Factor .................................... 34 C Calibration ...

Page 166

IDT82V3280 P PBO .................................................................................................... 37 PFD .................................................................................................... 34 Phase Lock Alarm ....................................................................... 28 Phase Offset ....................................................................................... 37 Phase-compared ......................................................................... 27 Phase-time ......................................................................................... 37 Pre-Divider ......................................................................................... 21 DivN Divider ................................................................................ 21 HF Divider ................................................................................... 21 Lock 8k Divider ........................................................................... 21 Index ...

Page 167

IDT82V3280 ORDERING INFORMATION XXXXXXX XX Device Type DATASHEET DOCUMENT HISTORY 09/28/2005 pgs. 152. 06/19/2006 pgs. 46 03/14/2007 pgs. 149 10/20/2008 pgs. 151, 152 CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 www.idt.com IDT and the IDT logo ...

Related keywords