CDP68HC68T1M2 Intersil, CDP68HC68T1M2 Datasheet

IC RTC 32X8 NVSRAM CMOS 16-SOIC

CDP68HC68T1M2

Manufacturer Part Number
CDP68HC68T1M2
Description
IC RTC 32X8 NVSRAM CMOS 16-SOIC
Manufacturer
Intersil
Type
Clock/Calendar/NVSRAMr
Datasheet

Specifications of CDP68HC68T1M2

Memory Size
32B
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
SPI, 3-Wire Serial
Voltage - Supply
3 V ~ 6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.5mm Width)
Digital Ic Case Style
SOIC
No. Of Pins
16
Operating Temperature Range
-40°C To +85°C
Peak Reflow Compatible (260 C)
No
Current Rating
12A
Leaded Process Compatible
No
Rohs Compliant
No
Bus Type
Serial (3-Wire, SPI)
Operating Supply Voltage (typ)
3.3/5V
Package Type
SOIC W
Operating Supply Voltage (max)
6V
Operating Supply Voltage (min)
3V
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Pin Count
16
Mounting
Surface Mount
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
CDP68HC68T1M2
Quantity:
81
Part Number:
CDP68HC68T1M2Z
Manufacturer:
Intersil
Quantity:
1 716
Part Number:
CDP68HC68T1M2Z
Manufacturer:
INTERSIL
Quantity:
20 000
CMOS Serial Real-Time Clock With RAM
and Power Sense/Control
The CDP68HC68T1 Real-Time Clock provides a
time/calendar function, a 32 byte static RAM, and a 3 wire
Serial Peripheral Interface (SPI Bus). The primary function of
the clock is to divide down a frequency input that can be
supplied by the on-board oscillator in conjunction with an
external crystal or by an external clock source. The internal
oscillator can operate with a 32kHz, 1MHz, 2MHz, or 4MHz
crystal. An external clock source with a 32kHz, 1MHz, 2MHz,
4MHz, 50Hz or 60Hz frequency can be used to drive the
CDP68HC68T1. The time registers hold seconds, minutes,
and hours, while the calendar registers hold day-of-week,
date, month, and year information. The data is stored in BCD
format. In addition, 12 or 24 hour operation can be selected.
In 12 hour mode, an AM/PM indicator is provided. The T1
has a programmable output which can provide one of seven
outputs for use elsewhere in the system.
Computer handshaking is controlled with a “wired-OR” interrupt
output. The interrupt can be programmed to provide a signal as
the result of:
Pinouts
1. An alarm programmed to occur at a predetermined
2. One of 15 periodic interrupts ranging from sub-second to
3. A power fail detect. The PSE output and the V
combination of seconds, minutes, and hours.
once per day frequency.
used for external power control. The CPUR output is
available to reset the processor under power-down
conditions. CPUR is enabled under software control and
can also be activated via the CDP68HC68T1’s watchdog. If
enabled, the watchdog requires a periodic toggle of the CE
pin without a serial transfer.
CLKOUT
CPUR
MOSI
MISO
SCK
V
INT
CE
SS
1
2
3
4
5
6
7
8
(16 LD PDIP, SOIC)
CDP68HC68T1
TOP VIEW
®
1
Data Sheet
16
15
14
13
12
11
10
9
V
XTAL OUT
XTAL IN
V
V
LINE
POR
PSE
DD
BATT
SYS
SYS
input are
1-888-INTERSIL or 1-888-468-3774
Copyright Harris Corporation 1997. Copyright Intersil Americas Inc. 2001, 2004-2007. All Rights Reserved
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
Features
• SPI (Serial Peripheral Interface)
• Full Clock Features
• 32 Wordx8-Bit RAM
• Seconds, Minutes, Hours Alarm
• Automatic Power Loss Detection
• Low Minimum Standby (Timekeeping) Voltage . . . . . 2.2V
• Selectable Crystal or 50/60Hz Line Input
• Buffered Clock Output
• Battery Input Pin that Powers Oscillator and also
• Three Independent Interrupt Modes
• Pb-Free Available (RoHS Compliant)
- Seconds, Minutes, Hours (12/24, AM/PM), Day of
Connects to V
- Alarm
- Periodic
- Power-Down Sense
Week, Date, Month, Year (0 to 99), Automatic Leap Year
October 29, 2007
All other trademarks mentioned are the property of their respective owners.
|
CLK OUT
Intersil (and design) is a registered trademark of Intersil Americas Inc.
CPUR
MOSI
MISO
SCK
PSE
V
INT
DD
NC
CE
SS
Pin When Power Fails
10
1
2
3
4
5
6
7
8
9
CDP68HC68T1
(20 LD SOIC)
TOP VIEW
CDP68HC68T1
20
19
18
17
16
15
14
13
12
11
VDD
XTAL OUT
XTAL IN
NC
V
V
NC
NC
LINE
POR
BATT
SYS
FN1547.8

Related parts for CDP68HC68T1M2

CDP68HC68T1M2 Summary of contents

Page 1

... POR PSE CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 Copyright Harris Corporation 1997. Copyright Intersil Americas Inc. 2001, 2004-2007. All Rights Reserved All other trademarks mentioned are the property of their respective owners. CDP68HC68T1 FN1547.8 Pin When Power Fails ...

Page 2

... CDP68HC68T1M2* HC68T1M2 CDP68HC68T1M2Z* (Note) HC68T1M2Z *Add “96” suffix for tape and reel. Please refer to TB347 for details on reel specifications. **Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. ...

Page 3

... Ld SOIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Maximum Junction Temperature (Plastic +150°C Maximum Storage Temperature Range (T Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp *Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. ...

Page 4

Static Electrical Specifications PARAMETER Operating Current (Note 5V Crystal Operation Standby Current (Note 2.2V B Crystal Operation Input Capacitance Maximum Rise and Fall Times (Except XTAL Input and POR ...

Page 5

Functional Block Diagram CE LINE 50/60Hz XTAL IN OSCILLATOR PRESCALE XTAL OUT V BATT PRESCALE SELECT CLOCK OUT CONTROL REGISTER INT CLOCK AND V INTERRUPT DD INT CONTROL LOGIC V SS REGISTER LINE V POWER SYS INT STATUS SENSE REGISTER ...

Page 6

RAM LOCATIONS 31 32 CLOCK/CALENDAR BYTES UNUSED 63 85 TEST MODE R = READABLE W = WRITABLE TABLE 1. CLOCK/CALENDAR AND ALARM DATA MODES ADDRESS LOCATION (H) FUNCTION 20 Seconds 21 Minutes 22 Hours 12 ...

Page 7

Programmers Model - Clock Registers HEX ADDRESS RAM DATA BYTE NOTE Don’t care writes when read. 7 CDP68HC68T1 WRITE/READ REGISTERS DB7 DB0 ...

Page 8

Functional Description The SPI real-time clock consists of a clock/calendar and a 32x8 RAM. Communications is established via the SPI (Serial Peripheral Interface) bus. In addition to the clock/calendar data from seconds to years, and system flexibility provided by the ...

Page 9

FROM SYSTEM TO SYSTEM POWER POWER CONTROL V PSE SYS I CLK INTERRUPT OUT CONTROL REGISTER CPUR MISO SERIAL MOSI INTERFACE REAL-TIME CLOCK CDP68HC68T1 FIGURE 4. POWER-DOWN FUNCTIONAL DIAGRAM Power Sensing (See Figure 3) When Power Sensing ...

Page 10

The second condition that releases Power-Down occurs when the level on the V pin rises about 1.0V above SYS the level at the V input, after previously falling to the BATT level of V (see Figure 6) in the ...

Page 11

XTAL IN 22M T1 XTAL OUT C2 NOTES: 7. All frequencies recommended oscillator circuit. C crystal dependent used for 32KHz operation only. 100k to 300k range as specified by crystal manufacturer. FIGURE 7. OSCILLATOR CIRCUIT V SYS ...

Page 12

Alarm The output of the alarm comparator is enabled when this bit is set high. When a comparison occurs between the seconds, minutes and hours time and alarm counters, the interrupt output is activated. When loading the time counters, this ...

Page 13

STATUS REGISTER (Read Only) - Address 30H WATCHDOG MODE DISABLE RESET WRITE READ NOTES: 9. When interfacing to CDP68HC05 microcontrollers, serial clock phase bit, CPHA, must be set = 1 in the microcomputer’s Control Register. 10. MISO ...

Page 14

Functional Description The Serial Peripheral Interface (SPI) utilized by the CDP68HC68T1 is a serial synchronous bus for address and data transfers. The clock, which is generated by the microcomputer is active only during address and data transfers. In systems using ...

Page 15

Read/Write Data (See Figure 10) Read/Write data follows the Address/Control byte. BIT CE SCK (NOTE) MOSI D7 MISO D7 NOTE: SCK can be either polarity. FIGURE 10. READ/WRITE DATA TRANSFER WAVEFORMS Watchdog Reset (See Figure 11) When watchdog operation is ...

Page 16

CE SCK WRITE MOSI ADDRESS BYTE MOSI ADDRESS BYTE READ MISO FIGURE 12. SINGLE-BYTE TRANSFER WAVEFORMS CE SCK WRITE MOSI ADDRESS BYTE MOSI ADDRESS BYTE READ MISO DATA BYTE W/R ADDRESS DATA BYTE +1 DATA BYTE + (n-1) FIGURE 13. ...

Page 17

Timing Diagrams 5 MOSI A6 W SCK 4 5 W/R MOSI MISO CE I SCK 4 System Diagrams AC BRIDGE LINE REGULATOR NOTE: Example of a system in which power is always on. Clock circuit driven by line ...

Page 18

System Diagrams (Continued) AC LINE NOTE: Example of a system in which the power is controlled by an external source. The LINE input pin can sense when the switch opens by use of the POWER-SENSE INTERRUPT. The CDP68HC68T1 crystal drives ...

Page 19

System Diagrams (Continued) AC REGULATOR LINE 0.1 R CHARGE 0.047 1k 20k RTC V DD FIGURE 18. EXAMPLE OF A SYSTEM WITH A BATTERY BACKUP 19 CDP68HC68T1 NC 100k POR SYS V BATT PSE XTAL CPUR V ...

Page 20

System Diagrams (Continued) CLOCK BUTTON IGNITION 5V REG + 12V - LINE V BATT POR XTAL 2MHz Example of an automotive system. The V external switch is included to activate the system without turning on the ignition. Also, the CMOS ...

Page 21

Dual-In-Line Plastic Packages (PDIP INDEX N/2 AREA -B- -A- D BASE PLANE -C- SEATING PLANE 0.010 (0.25 NOTES: 1. Controlling Dimensions: INCH. In case of conflict between ...

Page 22

Small Outline Plastic Packages (SOIC) N INDEX 0.25(0.010) H AREA E - SEATING PLANE - -C- α 0.10(0.004) 0.25(0.010 NOTES: 1. Symbols are defined in the ...

Page 23

... Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use ...

Related keywords