GWIXP455BAC Intel, GWIXP455BAC Datasheet - Page 77

no-image

GWIXP455BAC

Manufacturer Part Number
GWIXP455BAC
Description
Manufacturer
Intel
Datasheet

Specifications of GWIXP455BAC

Core Operating Frequency
400MHz
Operating Supply Voltage (typ)
1.3/1.5/2.5/3.3V
Operating Supply Voltage (max)
1.575/2.7/3.465V
Operating Supply Voltage (min)
1.235/2.3/3.135V
Package Type
BGA
Pin Count
544
Mounting
Surface Mount
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant
Package Information
Table 17.
May 2005
77
EX_CS_N[7:0]
EX_DATA[31:0]
EX_BE_N[3:0]
EX_IOWAIT_N
EX_RDY_N[3:0]
NOTE: This table discusses all features supported on the Intel
† For a legend of the Type codes, see
Name
processor, see
Expansion Bus Interface (Sheet 2 of 4)
Power
Reset
Table 1 on page
on
H
H
H
Z
Z
Reset
VI
VI
H
H
H
Table 10 on page
14.
Software
Enables
Normal
Reset
After
Until
VB
VB
VB
VI
VI
Software
Enables
Normal
46.
After
VB
VB
VB
VI
VI
®
IXP45X and Intel
Type
I/O
I/O
I/O
I
I
Used to drive chip selects for outbound transactions for the expansion bus.
Expansion bus, bidirectional data
Expansion bus Byte enables. EX_BE_N is used to select the particular bytes that will be written or
read when executing outbound transfers.
When executing inbound transfers, EX_BE_N will be used to select sub-word writes. Only 32 bit
reads of the expansion bus is supported when operating on inbound transfers.
EX_BE_N is driven by the IXP45X/IXP46X network processors unless grant is asserted to an
external master.
Data ready/acknowledge from expansion bus devices. Expansion bus access is halted when an
external device sets EX_IOWAIT_N to logic 0 and resume from the halted location once the external
device sets EX_IOWAIT_N to logic 1. This signal affects accesses that use EX_CS_N[7:0] when the
chip select is configured in Intel and Motorola modes of operation.
During idle cycles, the board is responsible for ensuring that EX_IOWAIT_N is pulled-up.
Additionally, EX_IOWAIT_N must always be pulled high during Micron ZBT, Intel Synchronous
Mode, and HPI cycles
Should be pulled high through a 10-KΩ resistor when not being utilized in the system.
HPI interface ready signals. Can be configured to be active high or active low. These signals are
used to halt accesses using Chip Selects 7 through 4 when the chip selects are configured to
operate in HPI mode. There is one RDY signal per chip select. This signal only affects accesses that
use EX_CS_N[7:4].
Should be pulled high through a 10-KΩ resistor when not being utilized in the system.
• Chip selects 0 through 7 can be configured to support Intel/Intel Synchronous/Motorola/ZBT
• Chip selects 4 through 7 can be configured to support TI HPI bus cycles.
• These signal are also sampled by the arbiter to determine when to arbitrate. Driving the signals
• External board pull-ups are required on EX_CS_N to ensure this signal remains deasserted
®
SRAM bus cycles.
from an external interface has no effect on the operation of anything but the arbiter.
(especially in a multi-master environment). Additionally, the system designer is responsible for
ensuring that all the tri-stated signals do not become indeterminate. If they become
indeterminate, excessive power consumption will occur in the PAD input buffers.
IXP46X Product Line of Network Processors. For details on feature support listed by
Intel
®
IXP45X and Intel
®
Description
IXP46X Product Line of Network Processors Datasheet
Document Number:
306261-002

Related parts for GWIXP455BAC