EP1K30FC256-3 Altera, EP1K30FC256-3 Datasheet - Page 10

IC ACEX 1K FPGA 30K 256-FBGA

EP1K30FC256-3

Manufacturer Part Number
EP1K30FC256-3
Description
IC ACEX 1K FPGA 30K 256-FBGA
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K30FC256-3

Number Of Logic Elements/cells
1728
Number Of Labs/clbs
216
Total Ram Bits
24576
Number Of I /o
171
Number Of Gates
119000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
256-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1029

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K30FC256-3
Manufacturer:
ALTERA
Quantity:
5
Part Number:
EP1K30FC256-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K30FC256-3
Quantity:
200
Part Number:
EP1K30FC256-3
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP1K30FC256-3
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP1K30FC256-3
Manufacturer:
ALTERA
0
Part Number:
EP1K30FC256-3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1K30FC256-3N
Manufacturer:
ALTERA
Quantity:
329
Part Number:
EP1K30FC256-3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
ACEX 1K Programmable Logic Device Family Data Sheet
Figure 2. ACEX 1K Device in Dual-Port RAM Mode
Notes:
(1)
(2)
10
EAB Local
Interconnect (2)
All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB
local interconnect channels.
wraddress[ ]
rdaddress[ ]
outclocken
inclocken
outclock
inclock
data[ ]
wren
rden
Dedicated Clocks
Dedicated Inputs &
Global Signals
2
4
The EAB can use Altera megafunctions to implement dual-port RAM
applications where both ports can read or write, as shown in
ACEX 1K EAB can also be used in a single-port mode (see
D
ENA
D
ENA
D
ENA
Q
Q
Q
Note (1)
D
ENA
D
ENA
Generator
Row Interconnect
Pulse
Write
Q
Q
Multiplexers allow read
address and read
enable registers to be
clocked by inclock or
outclock signals.
Data In
Read Address
Write Address
Read Enable
Write Enable
RAM/ROM
1,024
2,048
256
Data Out
512
16
8
4
2
D
ENA
Q
4, 8, 16, 32
Column Interconnect
Altera Corporation
4, 8, 16, 32
Figure
Figure
4, 8
4).
3. The

Related parts for EP1K30FC256-3