EPF6016ATC100-3 Altera, EPF6016ATC100-3 Datasheet - Page 24

IC FLEX 6000 FPGA 16K 100-TQFP

EPF6016ATC100-3

Manufacturer Part Number
EPF6016ATC100-3
Description
IC FLEX 6000 FPGA 16K 100-TQFP
Manufacturer
Altera
Series
FLEX 6000r
Datasheet

Specifications of EPF6016ATC100-3

Number Of Logic Elements/cells
1320
Number Of Labs/clbs
132
Number Of I /o
81
Number Of Gates
16000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Family Name
FLEX 6000
Number Of Usable Gates
16000
Number Of Logic Blocks/elements
1320
# Registers
1320
# I/os (max)
81
Frequency (max)
142.86MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
3.3V
Logic Cells
1320
Device System Gates
16000
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Total Ram Bits
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1274

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF6016ATC100-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF6016ATC100-3
Manufacturer:
ALTERA
Quantity:
2
Part Number:
EPF6016ATC100-3
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EPF6016ATC100-3
Manufacturer:
ALTERA
0
Part Number:
EPF6016ATC100-3
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF6016ATC100-3N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
EPF6016ATC100-3N
Manufacturer:
ALTERA
Quantity:
1 200
Part Number:
EPF6016ATC100-3N
Manufacturer:
Altera
Quantity:
10 000
FLEX 6000 Programmable Logic Device Family Data Sheet
24
Each IOE drives a row or column interconnect when used as an input or
bidirectional pin. A row IOE can drive up to six row lines; a column IOE
can drive up to two column lines. The input path from the I/O pad to the
FastTrack Interconnect has a programmable delay element that can be
used to guarantee a zero hold time. Depending on the placement of the
IOE relative to what it is driving, the designer may choose to turn on the
programmable delay to ensure a zero hold time.
IOE connects to a row interconnect, and
connects to a column interconnect.
Figure 13. IOE Connection to Row Interconnect
Any LE can drive
a pin through the
row and local
interconnect.
Row Interconnect
LAB
FastFLEX I/O: An LE can drive a pin through the
local interconnect for faster clock-to-output times.
IOE
IOE
Figure 14
Figure 13
Up to 10 IOEs are on either
side of a row. Each IOE can
drive up to six row
channels, and each IOE data
and OE signal is driven by
the local interconnect.
shows how an IOE
Altera Corporation
shows how an

Related parts for EPF6016ATC100-3