EP3SL150F1152C3N Altera, EP3SL150F1152C3N Datasheet - Page 65

IC STRATX III FPGA 150K 1152FBGA

EP3SL150F1152C3N

Manufacturer Part Number
EP3SL150F1152C3N
Description
IC STRATX III FPGA 150K 1152FBGA
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of EP3SL150F1152C3N

Number Of Logic Elements/cells
142500
Number Of Labs/clbs
5700
Total Ram Bits
6390
Number Of I /o
744
Voltage - Supply
0.86 V ~ 1.15 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
For Use With
544-2568 - KIT DEVELOPMENT STRATIX III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2408
EP3SL150F1152C3NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP3SL150F1152C3N
Manufacturer:
XILINX
0
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
0
Part Number:
EP3SL150F1152C3NES
Manufacturer:
ALTERA
0
Chapter 1: Stratix III Device Datasheet: DC and Switching Characteristics
I/O Timing
Table 1–48. EP3SL50 Row Pins Output Timing Parameters (Part 4 of 4)
Table 1–49. EP3SL50 Column Pin Delay Adders for Regional Clock
Table 1–50. EP3SL50 Row Pin Delay Adders for Regional Clock
© July 2010 Altera Corporation
DIFFERENTIAL
2.5-V
SSTL CLASS II
RCLK input adder
RCLK PLL input adder
RCLK output adder
RCLK PLL output adder
RCLK input adder
RCLK PLL input adder
RCLK output adder
RCLK PLL output adder
I/O Standard
Parameter
Parameter
16mA
Table 1–49
must be added to the GCLK values. Use these adder values to determine I/O timing
when the I/O pin is driven using the regional clock. This applies to all I/O standards
supported by Stratix III devices.
Table 1–49
Table 1–50
GCLK
GCLK
Clock
PLL
Industrial
Industrial
-0.068
-0.113
-0.107
0.239
0.008
1.614
0.111
0.101
Fast Model
Fast Model
t
t
co
co
and
lists the EP3SL50 column pin delay adders when using the regional clock.
lists the EP3SL50 row pin delay adders when using the regional clock.
Industrial
Commercial
Commercial
3.076
3.062
-0.127
-0.113
0.258
0.009
1.649
-0.07
0.124
0.107
Table 1–50
Fast Model
Commercial
3.311
3.295
-0.181 -0.196 -0.213 -0.205 -0.271 -0.199 -0.217 -0.209 -0.273
-0.164 -0.185 -0.213
0.341
0.014
2.575
1.1 V
-0.09
0.178
V
1.1 V
0.156
V
C2
C2
list the EP3SL50 regional clock (RCLK) adder values that
CCL
CCL
=
=
-0.092 -0.094 -0.091 -0.169 -0.086 -0.087
0.365
0.017
0.193
0.174
1.1 V
4.709 5.123 5.649 5.505 5.704 5.258 5.787 5.643 5.772
4.686 5.099 5.624 5.480 5.679 5.234 5.762 5.618 5.747
V
2.89
1.1 V
V
1.1 V
V
C3
C3
CCL
CCL
C2
CCL
=
=
=
3.164
0.208
0.019
0.194
1.1 V
V
1.1 V
1.1 V
V
0.39
V
C3
C4
C4
CCL
CCL
CCL
=
=
=
1.1 V
V
0.377
0.017
3.011
0.184
1.1 V
1.1 V
V
V
C4
-0.2
CCL
0.2
CCL
CCL
=
=
=
C4L
C4L
1.1 V
V
-0.266 -0.184 -0.212 -0.198 -0.262
0.263
0.251
0.439
CCL
0.9 V
0.9 V
3.22
V
V
0.02
CCL
CCL
=
C4L
Stratix III Device Handbook, Volume 2
=
=
0.9 V
V
CCL
0.375
2.908
0.197
0.018
0.177
1.1 V
1.1 V
V
V
I3
I3
CCL
=
CCL
=
=
1.1 V
V
CCL
I3
0.399
3.217
0.213
0.196
0.019
1.1 V
1.1 V
V
V
=
I4
I4
CCL
CCL
=
=
1.1 V
V
CCL
I4
0.203
0.188
0.388
0.017
3.063
-0.09
1.1 V
1.1 V
=
V
V
CCL
CCL
=
=
1–65
1.1 V
V
I4L
I4L
CCL
0.266
0.249
=
0.441
3.338
-0.17
0.9 V
0.9 V
V
V
0.02
I4L
CCL
CCL
=
=
0.9 V
V
CCL
=
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns
Units
ns
ns

Related parts for EP3SL150F1152C3N