EP1S40F1020I6 Altera, EP1S40F1020I6 Datasheet - Page 79

no-image

EP1S40F1020I6

Manufacturer Part Number
EP1S40F1020I6
Description
IC STRATIX FPGA 40K LE 1020-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S40F1020I6

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
773
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1020-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
41250
# I/os (max)
773
Frequency (max)
450.05MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
41250
Ram Bits
3423744
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
1020
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1862
EP1S40F1020I6

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S40F1020I6
Manufacturer:
NEC
Quantity:
9 760
Part Number:
EP1S40F1020I6
Manufacturer:
ALTERA40
Quantity:
140
Part Number:
EP1S40F1020I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40F1020I6
Manufacturer:
ALTERA
0
Part Number:
EP1S40F1020I6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S40F1020I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40F1020I6N
Manufacturer:
ALTERA
0
Part Number:
EP1S40F1020I6N WWW.YIBEIIC.COM
Manufacturer:
ALTERA
0
Figure 2–35. Simple Multiplier Mode
Note to
(1)
Altera Corporation
July 2005
Data B
Data A
These signals are not registered or registered once to match the data path pipeline.
Figure
shiftout B
2–35:
shiftin B
shiftout A
ENA
ENA
D
D
CLRN
CLRN
DSP blocks can also implement one 36 × 36-bit multiplier in multiplier
mode. DSP blocks use four 18 × 18-bit multipliers combined with
dedicated adder and internal shift circuitry to achieve 36-bit
multiplication. The input shift register feature is not available for the
36 × 36-bit multiplier. In 36 × 36-bit mode, the device can use the register
that is normally a multiplier-result-output register as a pipeline stage for
the 36 × 36-bit multiplier.
mode.
shiftin A
signa (1)
signb (1)
Q
Q
clock
ena
aclr
ENA
D
Figure 2–36
CLRN
Q
shows the 36 × 36-bit multiply
Stratix Device Handbook, Volume 1
ENA
D
CLRN
Q
Stratix Architecture
Data Out
2–65

Related parts for EP1S40F1020I6