EP2S90F1508I4 Altera, EP2S90F1508I4 Datasheet - Page 155

IC STRATIX II FPGA 90K 1508-FBGA

EP2S90F1508I4

Manufacturer Part Number
EP2S90F1508I4
Description
IC STRATIX II FPGA 90K 1508-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S90F1508I4

Number Of Logic Elements/cells
90960
Number Of Labs/clbs
4548
Total Ram Bits
4520488
Number Of I /o
902
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1508-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1923
EP2S90F1508I4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S90F1508I4
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP2S90F1508I4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S90F1508I4
Manufacturer:
ALTERA
0
Part Number:
EP2S90F1508I4N
Manufacturer:
ALTERA
Quantity:
586
Part Number:
EP2S90F1508I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S90F1508I4N
Manufacturer:
ALTERA
0
Company:
Part Number:
EP2S90F1508I4N
Quantity:
100
Altera Corporation
April 2011
Note to
(1)
25-Ω R
3.3/2.5
50-Ω R
3.3/2.5/1.8
50-Ω R
R
C
C
C
C
C
C
Table 5–31. Series & Differential On-Chip Termination Specification for Left & Right I/O Banks
Table 5–32. Stratix II Device Capacitance
D
I O T B
I O L R
C L K T B
C L K L R
C L K L R +
O U T F B
Symbol
Symbol
Capacitance is sample-tested only. Capacitance is measured using time-domain reflections (TDR). Measurement
accuracy is within ±0.5pF
S
S
S
Table
1.5
5–32:
Input capacitance on I/O pins in I/O banks 3, 4, 7, and 8.
Input capacitance on I/O pins in I/O banks 1, 2, 5, and 6, including high-
speed differential receiver and transmitter pins.
Input capacitance on top/bottom clock input pins:
CLK[12..15]
Input capacitance on left/right clock inputs:
Input capacitance on left/right clock inputs:
CLK11
Input capacitance on dual-purpose clock output/feedback pins in PLL
banks 9, 10, 11, and 12.
Internal differential termination for
LVDS or HyperTransport technology
(100-Ω setting)
Internal series termination without
calibration (25-Ω setting)
Internal series termination without
calibration (50-Ω setting)
Internal series termination without
calibration (50-Ω setting)
.
Description
Pin Capacitance
Table 5–32
.
shows the Stratix II device family pin capacitance.
Parameter
Note (1)
V
V
V
V
C C I O
C C I O
C C I O
C C I O
CLK0
CLK1
Conditions
= 3.3/2.5 V
= 3.3/2.5/1.8 V
= 1.5 V
= 2.5 V
,
,
CLK[4..7]
CLK2
CLK3
,
,
CLK8
CLK9
Stratix II Device Handbook, Volume 1
and
,
, and
DC & Switching Characteristics
Commercial
CLK10
Max
±30
±30
±36
±20
Resistance Tolerance
.
Industrial
Typical
5.0
6.1
6.0
6.1
3.3
6.7
Max
±30
±30
±36
±25
Unit
Unit
%
%
%
%
pF
pF
pF
pF
pF
pF
5–19

Related parts for EP2S90F1508I4