XC6SLX25T-2CSG324C Xilinx Inc, XC6SLX25T-2CSG324C Datasheet - Page 3

no-image

XC6SLX25T-2CSG324C

Manufacturer Part Number
XC6SLX25T-2CSG324C
Description
IC FPGA SPARTAN 6 24K 324CSGBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXTr

Specifications of XC6SLX25T-2CSG324C

Number Of Logic Elements/cells
24051
Number Of Labs/clbs
1879
Total Ram Bits
958464
Number Of I /o
190
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
324-LFBGA, CSPBGA
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6SLX25T-2CSG324C
Manufacturer:
TE
Quantity:
3 420
Part Number:
XC6SLX25T-2CSG324C
Manufacturer:
XIINX20
Quantity:
420
Part Number:
XC6SLX25T-2CSG324C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX25T-2CSG324C
Manufacturer:
XILINX
0
Part Number:
XC6SLX25T-2CSG324C
0
Spartan-6 FPGA Device-Package Combinations and Available I/Os
Spartan-6 FPGA package combinations with the available I/Os and GTP transceivers per package are shown in
Due to the transceivers, the LX and LXT pinouts are not compatible.
Table 2: Spartan-6 Device-Package Combinations and Maximum Available I/Os
Configuration
Spartan-6 FPGAs store the customized configuration data in SRAM-type internal latches. The number of configuration bits
is between 2.6 Mb and 33 Mb depending on device size but independent of the specific user-design implementation, unless
compression mode is used. The configuration storage is volatile and must be reloaded whenever the FPGA is powered up.
This storage can also be reloaded at any time by pulling the PROGRAM_B pin Low. Several methods and data formats for
loading configuration are available.
Bit-serial configurations can be either master serial mode, where the FPGA generates the configuration clock (CCLK) signal,
or slave serial mode, where the external configuration data source also clocks the FPGA. For byte-wide configurations,
master SelectMAP mode generates the CCLK signal while slave SelectMAP mode receives the CCLK signal for the 8- and
16-bit-wide transfer. In master serial mode, the beginning of the bitstream can optionally switch the clocking source to an
external clock, which can be faster or more precise than the internal clock. The available JTAG pins use boundary-scan
protocols to load bit-serial configuration data.
DS160 (v1.7) March 21, 2011
Preliminary Product Specification
Notes:
1.
2.
3.
4.
XC6SLX4
XC6SLX9
XC6SLX16
XC6SLX25
XC6SLX45
XC6SLX75
XC6SLX100
XC6SLX150
XC6SLX25T
XC6SLX45T
XC6SLX75T
XC6SLX100T
XC6SLX150T
Pitch (mm)
Body Size
Package
Device
(mm)
There is no memory controller on the devices in these packages.
Memory controller block support is x8 on the XC6SLX9 and XC6SLX16 devices in the CSG225 package. There is no memory controller in the
XC6SLX4.
These devices are available in both Pb and Pb-free (additional G) packages as standard ordering options.
These packages support two of the four memory controllers in the XC6SLX75, XC6SLX75T, XC6SLX100, XC6SLX100T, XC6SLX150, and
XC6SLX150T devices.
CPG196
User I/O
8 x 8
106
106
106
0.5
(1)
TQG144
User I/O
20 x 20
102
102
0.5
(1)
CSG225
User I/O
13 x 13
132
160
160
0.8
(2)
FT(G)256
User I/O
17 x 17
186
186
186
1.0
(3)
www.xilinx.com
GTPs
NA
NA
NA
NA
2
4
CSG324
15 x 15
0.8
User
200
232
226
218
190
190
I/O
GTPs
FG(G)484
NA
NA
NA
NA
NA
2
4
4
4
4
23 x 23
1.0
User
266
316
280
326
338
250
296
268
296
296
I/O
(3,4)
GTPs
NA
NA
NA
NA
CSG484
4
4
4
4
19 x 19
0.8
User
320
328
338
338
296
292
296
296
I/O
(4)
Spartan-6 Family Overview
GTPs
FG(G)676
NA
NA
NA
NA
8
8
8
27 x 27
1.0
User
358
408
480
498
348
376
396
I/O
(3)
GTPs
FG(G)900
NA
8
8
Table
31 x 31
1.0
User
576
498
540
I/O
2.
(3)
3

Related parts for XC6SLX25T-2CSG324C