XC5VLX50T-2FFG665I Xilinx Inc, XC5VLX50T-2FFG665I Datasheet - Page 143

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FFG665I

Manufacturer Part Number
XC5VLX50T-2FFG665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FFG665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FFG665I
Quantity:
2 392
Part Number:
XC5VLX50T-2FFG665I
0
FIFO Port Descriptions
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Figure 4-19
X-Ref Target - Figure 4-19
Table 4-15
Table 4-15: FIFO I/O Port Names and Descriptions
DI
DIP
WREN
WRCLK
RDEN
RDCLK
RESET
DO
DOP
FULL
ALMOSTFULL
EMPTY
Port Name
lists the FIFO I/O port names and descriptions.
shows the FIFO18 primitive.
Direction
Output
Output
Output
Output
Output
Input
Input
Input
Input
Input
Input
Input
www.xilinx.com
Figure 4-19: FIFO18 Primitive
DI[15:0]
DIP[1:0]
RDEN
RDCLK
WREN
WRCLK
RST
Write enable. When WREN = 1, data will be written to
Read enable. When RDEN = 1, data will be read to output
Asynchronous reset of all FIFO functions, flags, and
All entries in FIFO memory are filled. No additional writes
Almost all entries in FIFO memory have been filled.
Data input.
Parity-bit input.
memory. When WREN = 0, write is disabled.
Clock for write domain operation.
register. When RDEN = 0, read is disabled.
Clock for read domain operation.
pointers. RESET must be asserted for three clock cycles.
Data output, synchronous to RDCLK.
Parity-bit output, synchronous to RDCLK.
are accepted. Synchronous to WRCLK.
Synchronous to WRCLK. The offset for this flag is user
configurable. See
deassertion.
FIFO is empty. No additional reads are accepted.
Synchronous to RDCLK.
FIFO18
WRCOUNT[11:0]
ALMOSTEMPTY
RDCOUNT[11:0]
ALMOSTFULL
Table 4-16
DOP[1:0]
DO[15:0]
WRERR
RDERR
EMPTY
FULL
Description
ug190_4_15_040606
for the clock latency for flag
FIFO Port Descriptions
143

Related parts for XC5VLX50T-2FFG665I