XC5VLX50T-2FFG665I Xilinx Inc, XC5VLX50T-2FFG665I Datasheet - Page 215

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FFG665I

Manufacturer Part Number
XC5VLX50T-2FFG665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FFG665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FFG665I
Quantity:
2 392
Part Number:
XC5VLX50T-2FFG665I
0
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Multiplexer Primitives
Carry Chain Primitive
Port Signals
X-Ref Target - Figure 5-35
Two primitives (MUXF7 and MUXF8) are available for access to the dedicated F7AMUX,
F7BMUX and F8MUX in each slice. Combined with LUTs, these multiplexer primitives are
also used to build larger width multiplexers (from 8:1 to 16:1). The
Multiplexers
Data In – I0, I1
The data input provides the data to be selected by the select signal (S).
Control In – S
The select input signal determines the data input signal to be connected to the output O.
Logic 0 selects the I0 input, while logic 1 selects the I1 input.
Data Out – O
The data output O provides the data value (one bit) selected by the control inputs.
The CARRY4 primitive represents the fast carry logic for a slice in the Virtex-5 architecture.
This primitive works in conjunction with LUTs in order to build adders and multipliers.
This primitive is generally inferred by synthesis tools from standard RTL code. The
synthesis tool can identify the arithmetic and/or logic functionality that best maps to this
00111
D
5
D
D
D
A[4:0]
SRLC32G
SRLC32G
SRLC32G
section provides more information on building larger multiplexers.
LUT
LUT
LUT
Figure 5-35: Example Static-Length Shift Register
Q31
Q31
Q31
Q
www.xilinx.com
OUT
(72-bit SRL)
00110
D
5
D
SRLC32G
D
SRLC32G
D
A[4:0]
SRLC32G
LUT
LUT
LUT
Q31
Q31
Q31
Q
D
Designing Large
FF
Q
CLB Primitives
UG190_5_35_050506
OUT
(72-bit SRL)
215

Related parts for XC5VLX50T-2FFG665I