XC5VLX50T-2FFG665I Xilinx Inc, XC5VLX50T-2FFG665I Datasheet - Page 218

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FFG665I

Manufacturer Part Number
XC5VLX50T-2FFG665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FFG665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FFG665I
Quantity:
2 392
Part Number:
XC5VLX50T-2FFG665I
0
Chapter 6: SelectIO Resources
SelectIO Resources Introduction
SelectIO Resources General Guidelines
218
Virtex-5 FPGA I/O Bank Rules
All Virtex-5 FPGAs have configurable high-performance SelectIO™ drivers and receivers,
supporting a wide variety of standard interfaces. The robust feature set includes
programmable control of output strength and slew rate, and on-chip termination using
Digitally Controlled Impedance (DCI).
Each IOB contains both input, output, and 3-state SelectIO drivers. These drivers can be
configured to various I/O standards. Differential I/O uses the two IOBs grouped together
in one tile.
Each Virtex-5 FPGA I/O tile contains two IOBs, and also two ILOGIC blocks and two
OLOGIC blocks, as described in
Figure 6-2
X-Ref Target - Figure 6-2
Each IOB has a direct connection to an ILOGIC/OLOGIC pair containing the input and
output logic resources for data and 3-state control for the IOB. Both ILOGIC and OLOGIC
can be configured as ISERDES and OSERDES, respectively, as described in
Advanced SelectIO Logic
This section summarizes the general guidelines to be considered when designing with the
SelectIO resources in Virtex-5 FPGAs.
In Virtex-5 devices, with some exceptions in the center column, an I/O bank consists of 40
IOBs (20 CLBs high and a single clock region). There are always four half-sized banks
(20 IOBs) and a single configuration bank in the center column. The number of banks
DIFFI_IN
Single-ended I/O standards (LVCMOS, LVTTL, HSTL, SSTL, GTL, PCI)
Differential I/O standards (LVDS, HT, LVPECL, BLVDS, Differential HSTL and SSTL)
Differential and V
O
T
shows the basic IOB and its connections to the internal logic and the device Pad.
REF
www.xilinx.com
Resources.
dependent inputs are powered by V
Figure 6-2: Basic IOB Diagram
Chapter 7, SelectIO Logic
OUTBUF
PAD
INBUF
Resources.
CCAUX
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
DIFFO_IN
Chapter 8,
ug190_6_02_021306
PADOUT
DIFFO_OUT
I

Related parts for XC5VLX50T-2FFG665I