XC5VLX50T-2FFG665I Xilinx Inc, XC5VLX50T-2FFG665I Datasheet - Page 250

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FFG665I

Manufacturer Part Number
XC5VLX50T-2FFG665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FFG665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FFG665I
Quantity:
2 392
Part Number:
XC5VLX50T-2FFG665I
0
Chapter 6: SelectIO Resources
250
HSTL (High-Speed Transceiver Logic)
HSTL_ I, HSTL_ III, HSTL_ I_18, HSTL_ III_18, HSTL_I_12
HSTL_ I_DCI, HSTL_ III_DCI, HSTL_ I_DCI_18, HSTL_ III_DCI_18
HSTL_ II, HSTL_ IV, HSTL_ II_18, HSTL_ IV_18
Table 6-14
Table 6-14: GTLP DC Voltage Specifications
The High-Speed Transceiver Logic (HSTL) standard is a general-purpose high-speed bus
standard sponsored by IBM (EIA/JESD8-6). The 1.5V and 1.8V have four variations or
classes. To support clocking high-speed memory interfaces, a differential version of this
standard was added. Virtex-5 FPGA I/O supports all four classes for 1.5V and 1.8V and the
differential versions of classes I and II. These differential versions of the standard require a
differential amplifier input buffer and a push-pull output buffer.
HSTL_I uses V
parallel termination voltage (V
unidirectional links.
HSTL_I_DCI provides on-chip split thevenin termination powered from V
equivalent parallel termination voltage (V
single termination powered from V
be used in unidirectional links.
HSTL_II uses V
parallel termination voltage (V
bidirectional links.
Notes:
1. N must be greater than or equal to 0.653 and less than or equal to 0.68.
V
V
V
V
V
V
V
I
I
I
OH
OL
OL
CCO
REF
TT
IH
IL
OH
OL
at V
at V
= V
= V
at V
= N × V
REF
REF
OL
OL
OH
lists the GTLP DC voltage specifications.
(mA) at 0.6V
(mA) at 0.3V
– 0.1
+ 0.1
(mA)
TT
CCO
CCO
(1)
/2 as a parallel termination voltage (V
/2 as a parallel termination voltage (V
www.xilinx.com
TT
TT
). HSTL_I and HSTL_III are intended to be used in
). HSTL_II and HSTL_IV are intended to be used in
CCO
. HSTL_I_DCI and HSTL_III_DCI are intended to
TT
) of V
Min
0.88
1.35
0.98
0.3
36
CCO
/2. HSTL_III_DCI provides on-chip
TT
TT
). HSTL_III uses V
). HSTL_IV uses V
Typ
0.45
1.0
1.5
1.1
0.9
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
CCO
Max
1.12
1.65
1.02
0.6
48
, creating an
CCO
CCO
as a
as a

Related parts for XC5VLX50T-2FFG665I