XC5VLX50T-2FFG665I Xilinx Inc, XC5VLX50T-2FFG665I Datasheet - Page 383

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FFG665I

Manufacturer Part Number
XC5VLX50T-2FFG665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FFG665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FFG665I
Quantity:
2 392
Part Number:
XC5VLX50T-2FFG665I
0
Index
A
asynchronous
B
Bitslip
block RAM
BLVDS
BUFG
BUFGCE
BUFGCTRL
BUFGMUX
BUFGMUX_CTRL
BUFIO
BUFR
C
CLB
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
clocking
distributed RAM
global set/reset
mux
set/reset in register or latch
See ISERDES
guidelines for use
operation
timing
defined
asynchronous clocking
ECC
ECC Port
operating modes
ports
synchronous clocking
with CE
array size by device
distributed RAM
maximum distributed RAM
number of flip-flops
number of LUTs by device
number of shift registers
register/latch configuration
173
42
31
366
41
296
Primitive
NO_CHANGE
READ_FIRST
WRITE_FIRST
32
36
158
125
368
115
33
28
37
119
162
366
353
35
161
127
181
180
367
118
118
118
177
177
119
119
177
177
180
177
179
CLK2X
CLKDV
CLKFB
CLKFX
clock capable I/O
clock forwarding
clock regions
clock tree
clocking wizard
clocks
CMT
combinatorial input path
configuration
D
DCI
DCLK
DCM
DDR
delay element
slice description
SLICEL
SLICEM
global clock buffers
I/O clock buffer
regional clock buffers
regions
resources
allocation in device
DCM
defined
allocation in device
attributes
clock deskew
clocking wizard
configuration
DCM_ADV
DCM_BASE
design guidelines
deskew
dynamic reconfiguration
frequency synthesis
output ports
phase shifting
ports
timing models
IDDR
220
47
48
53
55
52
55
55
38
51
65
319
220
www.xilinx.com
38
174
67
39
174
29
58
83
51
,
347
50
54
40
61
48
65
49
84
,
83
174
41
,
63
63
68
48
48
26
49
,
319
85
40
,
,
27
67
,
49
42
,
73
Differential
differential termination
E
Error Correction Code (ECC)
F
FIFO
G
GCLK
global clocks
GSR
GTL
H
HSTL
See IDELAY
HSTL Class II
HSTL Class II (1.8V)
LVPECL
SSTL Class II (1.8V)
SSTL2 Class II (2.5V)
DIFF_TERM
attributes
cascading
FWFT mode
operating modes
ports
primitive
standard mode
status flags
timing parameters
clock buffers
clock I/O inputs
defined
defined
GTL_DCI
GTLP
GTLP_DCI
defined
class I
class I (1.8V)
class II
248
139
250
38
143
249
252
250
127
248
250
254
297
142
147
248
157
249
145
325
144
237
263
25
256
144
,
,
,
26
26
144
294
274
149
294
286
264
277
,
,
158
291
,
267
281
383

Related parts for XC5VLX50T-2FFG665I