XCV2000E-8FG1156C Xilinx Inc, XCV2000E-8FG1156C Datasheet - Page 80

no-image

XCV2000E-8FG1156C

Manufacturer Part Number
XCV2000E-8FG1156C
Description
IC FPGA 1.8V C-TEMP 1156-BGA
Manufacturer
Xilinx Inc
Series
Virtex™-Er
Datasheet

Specifications of XCV2000E-8FG1156C

Number Of Logic Elements/cells
43200
Number Of Labs/clbs
9600
Total Ram Bits
655360
Number Of I /o
804
Number Of Gates
2541952
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1156-BBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCV2000E-8FG1156C
Manufacturer:
XILINX
Quantity:
1 400
Part Number:
XCV2000E-8FG1156C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XCV2000E-8FG1156C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XCV2000E-8FG1156C
Manufacturer:
XILINX
0
Part Number:
XCV2000E-8FG1156C
Manufacturer:
XILINX
Quantity:
50
Part Number:
XCV2000E-8FG1156C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XCV2000E-8FG1156C
Quantity:
90
Part Number:
XCV2000E-8FG1156CES
Manufacturer:
XILINX
0
Virtex™-E 1.8 V Field Programmable Gate Arrays
Virtex-E Pin-to-Pin Input Parameter Guidelines
All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock
loading. Values are expressed in nanoseconds unless otherwise noted
Global Clock Set-Up and Hold for LVTTL Standard, with DLL
Module 3 of 4
20
Notes:
1.
2.
3.
Input Setup and Hold Time Relative to Global Clock Input Signal
for LVTTL Standard. For data input with different standards,
adjust the setup time delay by the values shown in
Switching Characteristics Standard Adjustments, page
Global Clock and IFF, with DLL
IFF = Input Flip-Flop or Latch
Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured
relative to the Global Clock input signal with the slowest route and heaviest load.
DLL output jitter is already included in the timing calculation.
Description
No Delay
(1)
T
PSDLL
Symbol
/T
PHDLL
IOB Input
XCV1000E
XCV1600E
XCV2000E
XCV2600E
XCV3200E
www.xilinx.com
XCV100E
XCV200E
XCV300E
XCV400E
XCV600E
1-800-255-7778
XCV50E
Device
8.
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
1.5 / –0.4 1.5 / –0.4 1.6 / –0.4 1.7 / –0.4
Min
Speed Grade
-8
Production Product Specification
DS022-3 (v2.9.2) March 14, 2003
(2, 3)
-7
-6
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
R

Related parts for XCV2000E-8FG1156C