XC4010E-3PC84I Xilinx Inc, XC4010E-3PC84I Datasheet - Page 54
XC4010E-3PC84I
Manufacturer Part Number
XC4010E-3PC84I
Description
IC FPGA I-TEMP 5V 3SPD 84-PLCC
Manufacturer
Xilinx Inc
Series
XC4000E/Xr
Datasheet
1.XC4005E-4PC84C.pdf
(68 pages)
Specifications of XC4010E-3PC84I
Number Of Logic Elements/cells
950
Number Of Labs/clbs
400
Total Ram Bits
12800
Number Of I /o
61
Number Of Gates
10000
Voltage - Supply
4.5 V ~ 5.5 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
84-LCC (J-Lead)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
XC4010E-3PC84I
Manufacturer:
PANASONIC
Quantity:
2 000
XC4000E and XC4000X Series Field Programmable Gate Arrays
Table 22: Pin Functions During Configuration
6-58
PROGRAM (I)
M2(HIGH) (I)
M1(HIGH) (I)
M0(HIGH) (I)
HDC (HIGH)
LDC (LOW)
CCLK (I)
SERIAL
<1:1:1>
SLAVE
DONE
DIN (I)
DOUT
TMS
TDO
TCK
INIT
TDI
PROGRAM (I)
HDC (HIGH)
M2(LOW) (I)
M1(LOW) (I)
M0(LOW) (I)
LDC (LOW)
CCLK (O)
MASTER
SERIAL
<0:0:0>
DIN (I)
DONE
DOUT
TMS
TDO
INIT
TCK
TDI
Product Obsolete or Under Obsolescence
CONFIGURATION MODE <M2:M1:M0>
RDY/BUSY (O)
PERIPHERAL
PROGRAM (I)
M1(HIGH) (I)
M0(HIGH) (I)
M2(LOW) (I)
HDC (HIGH)
LDC (LOW)
DATA 7 (I)
DATA 6 (I)
DATA 5 (I)
DATA 4 (I)
DATA 3 (I)
DATA 2 (I)
DATA 1 (I)
DATA 0 (I)
SYNCH.
CCLK (I)
<0:1:1>
DONE
DOUT
TCK
TMS
TDO
INIT
TDI
RDY/BUSY (O)
PERIPHERAL
PROGRAM (I)
M2(HIGH) (I)
M0(HIGH) (I)
HDC (HIGH)
M1(LOW) (I)
LDC (LOW)
DATA 7 (I)
DATA 6 (I)
DATA 5 (I)
DATA 4 (I)
DATA 3 (I)
DATA 2 (I)
DATA 1 (I)
DATA 0 (I)
ASYNCH.
CCLK (O)
<1:0:1>
CS0 (I)
DONE
DOUT
WS (I)
RS (I)
TMS
TDO
INIT
TCK
CS1
TDI
PARALLEL DOWN
PROGRAM (I)
M2(HIGH) (I)
M1(HIGH) (I)
HDC (HIGH)
M0(LOW) (I)
LDC (LOW)
DATA 7 (I)
DATA 6 (I)
DATA 5 (I)
DATA 4 (I)
DATA 3 (I)
DATA 2 (I)
DATA 1 (I)
DATA 0 (I)
CCLK (O)
RCLK (O)
MASTER
<1:1:0>
DONE
DOUT
A18*
A19*
A20*
A21*
TMS
TDO
INIT
TCK
A10
A11
A12
A13
A14
A15
A16
A17
TDI
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
PARALLEL UP
PROGRAM (I)
M2(HIGH) (I)
HDC (HIGH)
M1(LOW) (I)
M0(LOW) (I)
LDC (LOW)
DATA 7 (I)
DATA 6 (I)
DATA 5 (I)
DATA 4 (I)
DATA 3 (I)
DATA 2 (I)
DATA 1 (I)
DATA 0 (I)
CCLK (O)
RCLK (O)
MASTER
<1:0:0>
DONE
DOUT
A18*
A19*
A20*
A21*
TCK
TMS
TDO
INIT
A10
A11
A12
A13
A14
A15
A16
A17
TDI
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
May 14, 1999 (Version 1.6)
SGCK4-GCK6-I/O
PGCK4-GCK7-I/O
SGCK1-GCK8-I/O
PGCK1-GCK1-I/O
ALL OTHERS
OPERATION
PROGRAM
CCLK (I)
TDO-(O)
TCK-I/O
TMS-I/O
TDI-I/O
USER
DONE
(O)
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
(I)
(I)
R