EZ80L92AZ050SG Zilog, EZ80L92AZ050SG Datasheet - Page 132

IC WEBSERVER 50MHZ 100LQFP

EZ80L92AZ050SG

Manufacturer Part Number
EZ80L92AZ050SG
Description
IC WEBSERVER 50MHZ 100LQFP
Manufacturer
Zilog
Datasheet

Specifications of EZ80L92AZ050SG

Processor Type
eZ80
Features
High Speed, Single-Cycle Instruction-Fetch
Speed
50MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
100-LQFP
Processor Series
EZ80L92x
Core
eZ80
Data Bus Width
8 bit
Program Memory Size
64 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
24
Number Of Timers
6
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
eZ80L920210ZCO
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3878
EZ80L92AZ050SG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80L92AZ050SG
Manufacturer:
Everlight
Quantity:
12 000
Part Number:
EZ80L92AZ050SG
Manufacturer:
Zilog
Quantity:
10 000
Table 66. GPIO Mode Selection while using the IrDA Encoder/Decoder
PS013014-0107
GPIO Port D Bits
PD0
PD1
PD2–PD7
Loopback Testing
Both internal and external loopback testing can be accomplished with the endec on the
eZ80L92 MCU. Internal loopback testing is enabled by setting the LOOP_BACK bit to 1.
During internal loopback,
IR_RXD input.
plished by transmitting data from the UART while the receiver is enabled (IR_RXEN set
to 1).
Infrared Encoder/Decoder Register
After a RESET, the infrared encoder/decoder register is set to its default value. Any Writes
to unused register bits are ignored and Reads return a value of 0. Unused bits within a reg-
ister must always be written with a value of 0. The IR_CTL register is described in
Table
Table 67. Infrared Encoder/Decoder Control Register (IR_CTL = 00BFh)
Bit
Reset
CPU Access
Note: R = Read only; R/W = Read/Write.
Bit
Position
[7:3]
2
LOOP_BACK
Allowable GPIO
Port Mode
7
7
Any other than GPIO Mode 7
(1, 2, 3, 4, 5, 6, 8, or 9)
67.
External loopback testing of the off-chip IrDA transceiver may be accom-
000000 Reserved.
Value
0
1
IR_TXD output signal is inverted and connected on-chip to the
R/W
7
0
Internal LOOP BACK mode is disabled.
Internal LOOP BACK mode is enabled.
IR_TXD output is inverted and connected to IR_RXD input for
internal loop back testing.
Description
R/W
6
0
Alternate Function
Alternate Function
Allowable Port Mode Functions
Output, Input, Open-Drain, Open-Source,
Level-sensitive Interrupt Input, or Edge-
Triggered Interrupt Input
R/W
5
0
R/W
4
0
R/W
3
0
Product Specification
Infrared Encoder/Decoder
R/W
2
0
R/W
1
0
R/W
0
0
126

Related parts for EZ80L92AZ050SG