ISP1161A1BM ST-Ericsson Inc, ISP1161A1BM Datasheet - Page 112

no-image

ISP1161A1BM

Manufacturer Part Number
ISP1161A1BM
Description
IC USB HOST/DEVICE CTRLR 64-LQFP
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1161A1BM

Controller Type
USB 2.0 Controller
Interface
Parallel
Voltage - Supply
3.3V, 5V
Current - Supply
47mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-1163
ISP1161A1BM,557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1161A1BM
Manufacturer:
NXP
Quantity:
513
Part Number:
ISP1161A1BM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1161A1BMGA
Manufacturer:
EPCOS
Quantity:
6 700
Part Number:
ISP1161A1BMGA
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Company:
Part Number:
ISP1161A1BMGA
Quantity:
3 000
Part Number:
ISP1161A1BMUM
Manufacturer:
LUMEX
Quantity:
12 000
Part Number:
ISP1161A1BMUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Philips Semiconductors
9397 750 13961
Product data
Fig 47. Oscillator and LazyClock logic.
Fig 48. CLKOUT signal timing at ‘suspend’ and ‘resume’ for DC.
If enabled, the 100 50 % kHz LazyClock frequency will be output on pin CLKOUT during ‘suspend’ state.
D_SUSPEND
D_WAKEUP
GOSUSP
CLKDIV [ 3:0 ]
CLKOUT
configuration
CLKRUN
NOLAZY
hardware
register
.
.
.
.
.
.
SUSPEND
The following bits are involved:
For details about the DC’s interrupt logic, see
When the ISP1161A1’s DC enters the ‘suspend’ state (by setting and clearing
bit GOSUSP in the DcMode register), outputs D_SUSPEND and CLKOUT change
state after approximately 2 ms delay. When NOLAZY = 0 the clock signal on output
CLKOUT does not stop, but changes to the 100 kHz
When resuming from ‘suspend’ state by a positive pulse on input D_WAKEUP, output
SUSPEND is cleared and the clock signal on CLKOUT restarted after a 0.5 ms delay.
The timing of the CLKOUT signal at ‘suspend’ and ‘resume’ is given in
CLKRUN switches the oscillator on and off
CLKDIV[3:0] is the division factor determining the normal CLKOUT frequency
NOLAZY controls the LazyClock signal output during ‘suspend’ state.
1.8 to 2.2 ms
Rev. 03 — 23 December 2004
XTAL OSC
4
enable
6 MHz
LAZYCLOCK
PLL 8
enable
enable
USB single-chip host and device controller
48 MHz
100 (±50 %) kHz
Section
0.5 ms
(N + 1)
N
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
8.6.3.
50 % LazyClock frequency.
PLL circuit stable
MGS775
3 to 4 ms
1
0
ISP1161A1
NOLAZY
CLKOUT
004aaa038
Figure
111 of 136
48.

Related parts for ISP1161A1BM