PIC18F8520-I/PT Microchip Technology Inc., PIC18F8520-I/PT Datasheet - Page 374

no-image

PIC18F8520-I/PT

Manufacturer Part Number
PIC18F8520-I/PT
Description
80 PIN, 32 KB FLASH, 2048 RAM, 68 I/O
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F8520-I/PT

A/d Inputs
16-Channel, 10-Bit
Comparators
2
Cpu Speed
10 MIPS
Eeprom Memory
1024 Bytes
Input Output
68
Interface
I2C/SPI/UART/USART
Memory Type
Flash
Number Of Bits
8
Package Type
80-pin TQFP
Programmable Memory
32K Bytes
Ram Size
2K Bytes
Speed
40 MHz
Timers
2-8-bit, 3-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F8520-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F8520-I/PT
Manufacturer:
MICROCHIP-Pb
Quantity:
6 416
Part Number:
PIC18F8520-I/PT
Manufacturer:
MICROCHIP-Pb
Quantity:
3 827
Part Number:
PIC18F8520-I/PT
Manufacturer:
MICROCHIP-Pb
Quantity:
5 738
Part Number:
PIC18F8520-I/PT
Manufacturer:
MICRCOHI
Quantity:
20 000
PIC18F6520/8520/6620/8620/6720/8720
Software Simulator (MPLAB SIM) .................................... 302
Software Simulator (MPLAB SIM30) ................................ 302
Special Event Trigger. See Compare
Special Features of the CPU ............................................ 239
Special Function Registers ................................................ 47
SPI
SPI Master/Slave Connection .......................................... 161
SPI Module
SS .................................................................................... 157
SSP
SSPOV Status Flag .......................................................... 187
SSPSTAT Register
Status Bits
SUBFWB .......................................................................... 294
SUBLW ............................................................................ 295
SUBWF ............................................................................ 295
SUBWFB .......................................................................... 296
SWAPF ............................................................................ 296
T
Table Pointer Operations (table) ........................................ 64
TBLRD ............................................................................. 297
TBLWT ............................................................................. 298
Time-out in Various Situations ........................................... 31
Timer0 .............................................................................. 131
Timer0 and Timer1 External Clock
Timer1 .............................................................................. 135
DS39609B-page 372
Configuration Registers ................................... 240–249
Map ............................................................................ 50
Serial Clock .............................................................. 157
Serial Data In ........................................................... 157
Serial Data Out ........................................................ 157
Slave Select ............................................................. 157
SPI Mode ................................................................. 157
Associated Registers ............................................... 165
Bus Mode Compatibility ........................................... 165
Effects of a Reset ..................................................... 165
Master/Slave Connection ......................................... 161
Slave Mode .............................................................. 163
Sleep Operation ....................................................... 165
TMR2 Output for Clock Shift ............................ 141, 142
TMR4 Output for Clock Shift .................................... 148
R/W Bit ............................................................. 170, 171
Significance and Initialization Condition
16-bit Mode Timer Reads and Writes ...................... 133
Associated Registers ............................................... 133
Clock Source Edge Select (T0SE Bit) ...................... 133
Clock Source Select (T0CS Bit) ............................... 133
Operation ................................................................. 133
Overflow Interrupt .................................................... 133
Prescaler. See Prescaler, Timer0.
Requirements ........................................................... 328
16-bit Read/Write Mode ........................................... 138
Associated Registers ............................................... 139
Operation ................................................................. 136
Oscillator .......................................................... 135, 137
Overflow Interrupt ............................................ 135, 138
Special Event Trigger (CCP) ............................ 138, 152
TMR1H Register ...................................................... 135
TMR1L Register ....................................................... 135
Use as a Real-Time Clock ....................................... 138
for RCON Register ............................................. 31
Timer2 .............................................................................. 141
Timer3 .............................................................................. 143
Timer4 .............................................................................. 147
Timing Diagrams
Associated Registers ............................................... 142
Operation ................................................................. 141
Postscaler. See Postscaler, Timer2.
PR2 Register ................................................... 141, 154
Prescaler. See Prescaler, Timer2.
SSP Clock Shift ............................................... 141, 142
TMR2 Register ......................................................... 141
TMR2 to PR2 Match Interrupt .................. 141, 142, 154
Associated Registers ............................................... 145
Operation ................................................................. 144
Oscillator .......................................................... 143, 145
Overflow Interrupt ............................................ 143, 145
Special Event Trigger (CCP) ................................... 145
TMR3H Register ...................................................... 143
TMR3L Register ....................................................... 143
Associated Registers ............................................... 148
Operation ................................................................. 147
Postscaler. See Postscaler, Timer4.
PR4 Register ........................................................... 147
Prescaler. See Prescaler, Timer4.
SSP Clock Shift ....................................................... 148
TMR4 Register ......................................................... 147
TMR4 to PR4 Match Interrupt .......................... 147, 148
A/D Conversion ........................................................ 340
Acknowledge Sequence .......................................... 190
Baud Rate Generator with Clock Arbitration ............ 184
BRG Reset Due to SDA Arbitration
Brown-out Reset (BOR) ........................................... 327
Bus Collision During a Repeated
Bus Collision During a Repeated
Bus Collision During a Stop Condition
Bus Collision During a Stop Condition
Bus Collision During Start Condition
Bus Collision During Start Condition
Bus Collision for Transmit and Acknowledge .......... 191
Capture/Compare/PWM (All CCP Modules) ............ 328
CLKO and I/O .......................................................... 323
Clock Synchronization ............................................. 177
Clock/Instruction Cycle .............................................. 44
Example SPI Master Mode (CKE = 0) ..................... 330
Example SPI Master Mode (CKE = 1) ..................... 331
Example SPI Slave Mode (CKE = 0) ....................... 332
Example SPI Slave Mode (CKE = 1) ....................... 333
External Clock (All Modes except PLL) ................... 322
External Memory Bus for Sleep
External Memory Bus for TBLRD
External Memory Bus for TBLRD
I
I
I
I
2
2
2
2
C Bus Data ............................................................ 335
C Bus Start/Stop Bits ............................................ 334
C Master Mode (7 or 10-bit Transmission) ............ 188
C Master Mode (7-bit Reception) .......................... 189
During Start Condition ..................................... 193
Start Condition (Case 1) .................................. 194
Start Condition (Case 2) .................................. 194
(Case 1) ........................................................... 195
(Case 2) ........................................................... 195
(SCL = 0) ......................................................... 193
(SDA only) ....................................................... 192
(Microprocessor Mode) ...................................... 77
(Extended Microcontroller Mode) ...................... 76
(Microprocessor Mode) ...................................... 76
 2004 Microchip Technology Inc.

Related parts for PIC18F8520-I/PT