PIC16F887-I/PT Microchip Technology Inc., PIC16F887-I/PT Datasheet - Page 282

no-image

PIC16F887-I/PT

Manufacturer Part Number
PIC16F887-I/PT
Description
MCU, 8-Bit, 8KW Flash, 368 RAM, 36 I/O, TQFP-44
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC16F887-I/PT

A/d Inputs
14-Channel, 10-Bit
Comparators
2
Cpu Speed
5 MIPS
Eeprom Memory
256 Bytes
Frequency
20 MHz
Input Output
35
Interface
I2C/SPI/USART
Memory Type
Flash
Number Of Bits
8
Package Type
44-pin TFQP
Programmable Memory
14K Bytes
Ram Size
368 Bytes
Resistance, Drain To Source On
Bytes
Serial Interface
MSSP or EUSART
Speed
20 MHz
Timers
2-8-bit, 1-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16F887-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC16F887-I/PT
Manufacturer:
Microchip
Quantity:
600
Part Number:
PIC16F887-I/PT
Manufacturer:
MICROCHIP
Quantity:
12 506
Part Number:
PIC16F887-I/PT
0
Company:
Part Number:
PIC16F887-I/PT
Quantity:
1 600
Company:
Part Number:
PIC16F887-I/PT
Quantity:
6 400
Company:
Part Number:
PIC16F887-I/PT
Quantity:
3 200
PIC16F882/883/884/886/887
Reset................................................................................. 208
Revision History ................................................................ 273
S
SCK................................................................................... 179
SDI .................................................................................... 179
SDO .................................................................................. 179
Serial Clock, SCK.............................................................. 179
Serial Data In, SDI ............................................................ 179
Serial Data Out, SDO........................................................ 179
Serial Peripheral Interface. See SPI
Shoot-through Current ...................................................... 143
Slave Mode General Call Address Sequence................... 188
Slave Select Synchronization............................................ 182
Slave Select, SS ............................................................... 179
Sleep ................................................................................. 222
Software Simulator (MPLAB SIM)..................................... 236
SPBRG.............................................................................. 161
SPBRGH ........................................................................... 161
Special Event Trigger........................................................ 102
Special Function Registers ................................................. 22
SPI
SPI Bus Modes ................................................................. 184
SPI Mode
SPI Module
SRCON Register................................................................. 93
SS ..................................................................................... 179
SSP
SSPCON Register............................................................. 177
SSPCON2 Register........................................................... 178
SSPMSK Register............................................................. 204
SSPOV.............................................................................. 194
DS41291D-page 280
STATUS ...................................................................... 29
T1CON ........................................................................ 79
T2CON ........................................................................ 82
TRISA (Tri-State PORTA) ........................................... 39
TRISB (Tri-State PORTB) ........................................... 48
TRISC (Tri-State PORTC) .......................................... 53
TRISD (Tri-State PORTD) .......................................... 57
TRISE (Tri-State PORTE) ........................................... 59
TXSTA (Transmit Status and Control) ...................... 158
VRCON (Voltage Reference Control) ......................... 97
WDTCON (Watchdog Timer Control)........................ 221
WPUB (Weak Pull-up PORTB) ................................... 49
Wake-up.................................................................... 222
Wake-up Using Interrupts ......................................... 222
Master Mode ............................................................. 181
Serial Clock ............................................................... 179
Serial Data In ............................................................ 179
Serial Data Out ......................................................... 179
Slave Select .............................................................. 179
SPI clock ................................................................... 181
SPI Mode .................................................................. 179
Associated Registers with SPI Operation ................. 184
Bus Mode Compatibility ............................................ 184
Effects of a Reset...................................................... 184
Enabling SPI I/O ....................................................... 180
Operation .................................................................. 179
Sleep Operation ........................................................ 184
Slave Mode ............................................................... 182
Slave Select Synchronization ................................... 182
Slave Synchronization Timing................................... 182
Slave Timing with CKE = 0 ....................................... 183
Slave Timing with CKE = 1 ....................................... 183
SSPBUF.................................................................... 181
SSPSR ...................................................................... 181
Preliminary
SSPOV Status Flag .......................................................... 194
SSPSTAT Register ........................................................... 176
STATUS Register ............................................................... 29
T
T1CON Register ................................................................. 79
T2CON Register ................................................................. 82
Thermal Considerations.................................................... 247
Time-out Sequence .......................................................... 211
Timer0................................................................................. 73
Timer1................................................................................. 76
Timer2
Timers
Timing Diagrams
R/W Bit ..................................................................... 186
Associated Registers .................................................. 75
External Clock............................................................. 74
Interrupt ...................................................................... 75
Operation .............................................................. 73, 76
Specifications ........................................................... 254
T0CKI ......................................................................... 74
Associated Registers .................................................. 80
Asynchronous Counter Mode ..................................... 77
Interrupt ...................................................................... 78
Modes of Operation .................................................... 76
Operation During Sleep .............................................. 78
Oscillator..................................................................... 77
Prescaler .................................................................... 77
Specifications ........................................................... 254
Timer1 Gate
TMR1H Register ......................................................... 76
TMR1L Register.......................................................... 76
Associated Registers .................................................. 82
Timer1
Timer2
A/D Conversion......................................................... 259
A/D Conversion (Sleep Mode) .................................. 259
Acknowledge Sequence Timing ............................... 197
Asynchronous Reception.......................................... 156
Asynchronous Transmission..................................... 152
Asynchronous Transmission (Back to Back) ............ 152
Auto Wake-up Bit (WUE) During Normal Operation . 166
Auto Wake-up Bit (WUE) During Sleep .................... 167
Automatic Baud Rate Calibration.............................. 165
Baud Rate Generator with Clock Arbitration............. 191
BRG Reset Due to SDA Arbitration .......................... 201
Brown-out Reset (BOR)............................................ 252
Brown-out Reset Situations ...................................... 210
Bus Collision
Bus Collision During a Repeated Start
Bus Collision During a Repeated Start Condition
Bus Collision During a Start Condition (SCL = 0) ..... 201
Bus Collision During a Stop Condition...................... 203
Bus Collision for Transmit and Acknowledge ........... 199
CLKOUT and I/O ...................................................... 251
Clock Timing ............................................................. 249
Reading and Writing ........................................... 77
Inverting Gate ..................................................... 77
Selecting Source .......................................... 77, 91
SR Latch............................................................. 92
Synchronizing COUT w/Timer1 .......................... 91
T1CON ............................................................... 79
T2CON ............................................................... 82
Start Condition Timing ...................................... 200
Condition (Case 1)............................................ 202
(Case2)............................................................. 202
© 2007 Microchip Technology Inc.

Related parts for PIC16F887-I/PT