ICS1893CY-10LF IDT, Integrated Device Technology Inc, ICS1893CY-10LF Datasheet - Page 111
ICS1893CY-10LF
Manufacturer Part Number
ICS1893CY-10LF
Description
PHYCEIVER LOW PWR 3.3V 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
PHYceiver™r
Type
PHY Transceiverr
Datasheet
1.ICS1893CY-10LFT.pdf
(143 pages)
Specifications of ICS1893CY-10LF
Protocol
MII
Voltage - Supply
3.14 V ~ 3.47 V
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Lead Free Status / RoHS Status
Compliant, Lead free / RoHS Compliant
Other names
1893CY-10LF
800-1025
800-1025
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
ICS1893CY-10LF
Manufacturer:
IDT
Quantity:
469
Company:
Part Number:
ICS1893CY-10LF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Company:
Part Number:
ICS1893CY-10LFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
ICS1893CY-10 Rev 1/07
Table 8-6. MAC/Repeater Interface Pins: 100M Symbol Interface (Continued)
RXD0
RXD1
RXD2
RXD3
RXDV
RXER
RXTRI
TXCLK
TXD0
TXD1
TXD2
TXD3
TXEN
TXER
MII Pin
Name
ICS1893CY-10 - Release
SRD0
SRD1
SRD2
SRD3
–
SRD4
STCLK
STD0
STD1
STD2
STD3
–
STD4
Symbol
Name
100M
Pin
No.
Pin
35
34
33
32
36
39
41
43
45
46
47
48
44
42
Copyright © 2007, Integrated Device Technology, Inc.
Connect
Connect
Output
Output
Output
Type
Input
Input
Input
Pin
No
No
Symbol Receive Data 0–3.
In 100M Symbol mode:
Receive Data Valid.
For the 100M Symbol Interface, this pin is a no connect. For
more information, see
Symbol Receive Data 4.
Receive (Interface), Tri-State.
This pin’s input is from a MAC. When this pin’s signal is logic:
Symbol Transmit Clock.
This pin’s description is the same as that given in
Symbol Transmit Data 0–3.
In 100M Symbol mode:
Transmit Enable.
For the 100M Symbol Interface, this pin is a no connect. For
more information, see
Symbol Transmit Data 4.
This pin’s description is the same as that given in
•
•
•
•
•
•
•
Note: In 100M Symbol mode, TXEN is not used because the
All rights reserved.
The ICS1893CY-10’s SRD0 pin transmits the
least-significant bit and the SRD4 pin transmits the
most-significant bit of the symbol received from its
MAC/Repeater interface.
The ICS1893CY-10 continually transfers the data it receives
from its MDI to its SRD[4:0] pins (that is, to its MAC/Repeater
Interface). In the 100M Symbol mode, data is not framed.
Therefore, the ICS1893CY-10 does not assert its RXDV
signal.
The ICS1893CY-10 transfers its receive data to the SRD[4:0]
pins synchronously on the rising edges of its SRCLK signal.
Low, the MAC indicates it is not in a tri-state condition.
High, the MAC indicates it is in a tri-state condition. In this
case, the ICS1893CY-10 acts to ensure that only one PHY is
active at a time. (A PHY address of 00 also tri-states the MII
interface.)
The ICS1893CY-10 STD0 pin receives the least-significant
bit and the STD4 pin receives the most-significant bit of the
symbol received from the MAC/Repeater interface.
The signals on the ICS1893CY-10 STD[4:0] pins are
continually and synchronously sampled on the rising edges
of its STCLK. These signals are independent of the TXEN
signal.
111
MAC/Repeater is responsible for sending both IDLE
symbols and data.
Chapter 8 Pin Diagram, Listings, and Descriptions
Table
Table
Pin Description
5-1.
5-1.
Table
Table
8-5.
8-5.