XCB56362PV100 Freescale Semiconductor, XCB56362PV100 Datasheet - Page 71

no-image

XCB56362PV100

Manufacturer Part Number
XCB56362PV100
Description
DSP Floating-Point 24-Bit 100MHz 100MIPS 144-Pin LQFP
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of XCB56362PV100

Package
144LQFP
Numeric And Arithmetic Format
Floating-Point
Maximum Speed
100 MHz
Ram Size
33 KB
Device Million Instructions Per Second
100 MIPS

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XCB56362PV100
Manufacturer:
XILINX
0
Part Number:
XCB56362PV100
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Background explanation for Asynchronous Bus Arbitration:
The asynchronous bus arbitration is enabled by internal synchronization circuits on BG, and BB inputs.
These synchronization circuits add delay from the external signal until it is exposed to internal logic. As a
result of this delay, a 56300 part may assume mastership and assert BB, for some time after BG is negated.
This is the reason for timing 250.
Once BB is asserted, there is a synchronization delay from BB assertion to the time this assertion is
exposed to other 56300 components which are potential masters on the same bus. If BG input is asserted
before that time, a situation of BG asserted, and BB negated, may cause another 56300 component to
assume mastership at the same time. Therefore some non-overlap period between one BG input active to
another BG input active, is required. Timing 251 ensures that such a situation is avoided.
Freescale Semiconductor
BG1
BG2
BG1
BB
BG2
Figure 3-25 Asynchronous Bus Arbitration Timing
Figure 3-26 Asynchronous Bus Arbitration Timing
DSP56362 Technical Data, Rev. 4
250+251
250
External Memory Expansion Port (Port A)
251
3-45

Related parts for XCB56362PV100