IP82C59A Harris Corporation, IP82C59A Datasheet
IP82C59A
Available stocks
Related parts for IP82C59A
IP82C59A Summary of contents
Page 1
... ID82C59A-5 ID82C59A o C MD82C59A-5/B MD82C59A/B 5962-8501601YA 5962-8501602YA o C MR82C59A-5/B MR82C59A/B 5962-85016013A 5962-85016023A CM82C59A-5 CM82C59A 4-252 82C59A 12.5MHz PKG. NO. CP82C59A-12 E28.6 IP82C59A-12 E28.6 CS82C59A-12 N28.45 IS82C59A-12 N28.45 CD82C59A-12 F28.6 ID82C59A-12 F28.6 MD82C59A-12/B F28.6 - F28.6 MR82C59A-12/B J28.A - J28.A CM82C59A-12 M28.3 2784.2 File Number ...
Page 2
Pinouts 28 LEAD DIP TOP VIEW CAS 0 13 CAS 1 14 GND Functional Diagram DATA D ...
Page 3
Pin Description PIN SYMBOL NUMBER TYPE decoupling. GND 14 I GROUND CHIP SELECT: A low on this pin enables RD and WR communications between the CPU and the 82C59A. INTA functions are ...
Page 4
A more desirable method would be one that would allow the microprocessor to be executing its main program and only stop to service peripheral devices when it is told the device itself. In effect, the method ...
Page 5
Priority Resolver This logic block determines the priorities of the bits set in the lRR. The highest priority is selected and strobed into the cor- responding bit of the lSR during the INTA sequence. Interrupt Mask Register (IMR) The lMR ...
Page 6
CASCADE LINES FIGURE 5. 82C59A STANDARD SYSTEM BUS INTERFACE 6. This completes the interrupt cycle. In the AEOI mode, the ISR bit is reset at the end of the second INTA pulse. Oth- erwise, the ISR bit remains set until ...
Page 7
CONTENT OF THIRD INTERRUPT VECTOR BYTE A15 A14 A13 A12 A11 80C86, 8OC88, 80C286 Interrupt Response Mode 80C86/88/286 mode is similar to 8080/85 mode except that only two Interrupt Acknowledge cycles are issued by the ...
Page 8
ICW1 ICW2 ICW3 (MASTER DEVICE) A ...
Page 9
The address format is 2 bytes long (A0 - A15). When the routine interval are automatically inserted by the 82C59A, while A5 - A15 are programmed externally. When the routine interval ...
Page 10
AEOI (Automatic End of Interrupt) bit is set, until the trail- ing edge of the last INTA. While the IS bit is set, all further interrupts of the same or ...
Page 11
End of Interrupt (EOI) The In-Service (IS) bit can be reset either automatically fol- lowing the trailing edge of the last in sequence INTA pulse (when AEOI bit in lCW1 is set command word that must be ...
Page 12
The special Mask Mode is set by OCW3 where: ESSM = 1, SMM = 1, and cleared where ESSM = 1, SMM = 0. Poll Command In this mode, the INT output is not used or the microproces- sor internal ...
Page 13
RD following a “poll write” operation as an INTA. After initialization, the 82C59A is set to lRR. For reading the lMR, no OCW3 is needed. The output data bus will contain the lMR whenever RD is active and ...
Page 14
This modification forces the use of software programming to determine whether the 82C59A is a master or a slave. Bit 3 in ICW4 programs the buffered mode, and bit 2 in lCW4 determines whether master or a ...
Page 15
Absolute Maximum Ratings Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...
Page 16
AC Electrical Specifications SYMBOL PARAMETER TIMING REQUIREMENTS (1) THRL A0/CS Setup to RD/INTA (2) TRHAX A0/CS Hold after RD/INTA (3) TRLRH RD/lNTA Pulse Width (4) TAHWL A0/CS Setup to WR (5) TWHAX A0/CS Hold after WR ...
Page 17
AC Test Circuit OUTPUT FROM DEVICE UNDER NOTE: Includes stray and jig capacitance. TEST CONDITION AC Testing Input, Output Waveform INPUT V +0. 0.4V IL NOTE: AC Testing: All input signals must switch between V Timing Waveforms ...
Page 18
Timing Waveforms (Continued) RD/INTA EN CS ADDRESS BUS A 0 DATA BUS RD INTA WR RD INTA WR RD INTA WR IR (9) TJLJH INT INTA SEE NOTE 1 DB CAS NOTES: 1. Interrupt Request (IR) must ...
Page 19
Burn-In Circuits GND CAS 0 CAS 1 GND NOTES 5.5V 0.5V ...
Page 20
Die Characteristics DIE DIMENSIONS: 143 x 130 x 19 1mils METALLIZATION: Type: Si-Al-Cu Å Å Thickness: Metal 1: 8k 0.75k Å Å Metal 2: 12k 1.0k GLASSIVATION: Type: Nitrox Å Å Thickness: 108k 3.0k Metallization Mask Layout CAS0 CAS1 GND ...