AT89LP51RC2 Atmel Corporation, AT89LP51RC2 Datasheet - Page 106
AT89LP51RC2
Manufacturer Part Number
AT89LP51RC2
Description
Manufacturer
Atmel Corporation
Specifications of AT89LP51RC2
Flash (kbytes)
32 Kbytes
Max. Operating Frequency
20 MHz
Cpu
8051-1C
Max I/o Pins
42
Spi
1
Twi (i2c)
1
Uart
1
Adc Channels
7
Adc Resolution (bits)
10
Adc Speed (ksps)
153.8
Sram (kbytes)
1.375
Self Program Memory
API
Operating Voltage (vcc)
2.4 to 5.5
Timers
4
Isp
SPI/OCD/UART
Watchdog
Yes
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 106 of 254
- Download datasheet (8Mb)
16.2
Table 16-2.
Table 16-3.
106
WDTPRG Address = A7H
Not Bit Addressable
Bit
Symbol
WDTOVF
SWRST
WDTEN
WDIDLE
DISRTO
WTO2
WTO1
WTO0
WDTRST Address = A6H
Not Bit Addressable
Bit
The WDT is enabled by writing the sequence 1EH/E1H to the WDTRST SFR. The current status may be checked by reading
the WDTEN bit in WDTPRG. To prevent the WDT from resetting the device, the same sequence 1EH/E1H must be written to
WDTRST before the time-out interval expires. A software reset is generated by writing the sequence 5AH/A5H to WDTRST.
WDT Registers
WDTOVF
AT89LP51RB2/RC2/IC2 Preliminary
–
7
7
Function
Watchdog Overflow Flag
Set by hardware when a WDT rest is generated by the WDT timer overflow. Also set when an incorrect sequence is
written to WDTRST. Must be cleared by software.
Software Reset Flag
Set by hardware when a software reset is generated by writing the sequence 5AH/A5H to WDTRST. Also set when an
incorrect sequence is written to WDTRST. Must be cleared by software.
Watchdog Enable Flag
This bit is READ-ONLY and reflects the status of the WDT (whether it is running or not). The WDT is disabled after any
reset and must be re-enabled by writing 1EH/E1H to WDTRST
WDT Disable During Idle
When WDIDLE = 0 the WDT continues to count in Idle mode. When WDIDLE = 1 the WDT halts counting in Idle mode.
Disable Reset Output
When DISTRO = 0 the reset pin is driven to the same level as POL when the WDT resets. When DISRTO = 1 the reset
pin is input only.
Watchdog Tiemout
Prescaler bits for the watchdog timer (WDT). When all three bits are cleared to 0, the watchdog timer has a nominal
period of 16K clock cycles. When all three bits are set to 1, the nominal period is 2048K clock cycles.
WDTPRG – Watchdog Control Register
WDTRST – Watchdog Reset Register
SWRST
6
–
6
)
WDTEN
–
5
5
WDIDLE
4
–
4
DISRTO
–
3
3
WTO2
2
–
2
Reset Value = xx00 0000B
WTO1
1
–
1
(Write-Only)
WTO0
3722A–MICRO–10/11
0
–
0
Related parts for AT89LP51RC2
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
8-Bit Microcontroller with 4K Bytes Flash
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
INTERVAL AND WIPE/WASH WIPER CONTROL IC WITH DELAY
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
Low-Voltage Voice-Switched IC for Hands-Free Operation
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
MONOLITHIC INTEGRATED FEATUREPHONE CIRCUIT
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
AM-FM Receiver IC U4255BM-M
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
Monolithic Integrated Feature Phone Circuit
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
Multistandard Video-IF and Quasi Parallel Sound Processing
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
High-performance EE PLD
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
8-bit Flash Microcontroller
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
2-Wire Serial EEPROM
Manufacturer:
ATMEL Corporation
Datasheet: