SAM3S1A Atmel Corporation, SAM3S1A Datasheet - Page 990

no-image

SAM3S1A

Manufacturer Part Number
SAM3S1A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM3S1A

Flash (kbytes)
64 Kbytes
Pin Count
48
Max. Operating Frequency
64 MHz
Cpu
Cortex-M3
# Of Touch Channels
17
Hardware Qtouch Acquisition
No
Max I/o Pins
34
Ext Interrupts
34
Usb Transceiver
1
Quadrature Decoder Channels
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
2
Uart
3
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
1000
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes
39.6.12
39.6.13
990
990
SAM3S
SAM3S
Fault Output
Write Protection Registers
The ADC Controller internal fault output is directly connected to PWM fault input. Fault output
may be asserted according to the configuration of ADC_EMR (Extended Mode Register) and
ADC_CWR (Compare Window Register) and converted values. This fault line can be enabled or
disabled within PWM.
In case it is activated and asserted by ADC Controller the PWM outputs will be immediately
placed in a safe state (pure combinational path).
To prevent any single software error that may corrupt ADC behavior, certain address spaces
can be write-protected by setting the WPEN bit in the
(ADC_WPMR).
If a write access to the protected registers is detected, then the WPVS flag in the ADC Write Pro-
tect Status Register (ADC_WPSR) is set and the field WPVSRC indicates in which register the
write access has been attempted.
The WPVS flag is reset by writing the ADC Write Protect Mode Register (ADC_WPMR) with the
appropriate access key, WPKEY.
The protected registers are:
“ADC Mode Register” on page 993
“ADC Channel Sequence 1 Register” on page 996
“ADC Channel Sequence 2 Register” on page 997
“ADC Channel Enable Register” on page 998
“ADC Channel Disable Register” on page 999
“ADC Extended Mode Register” on page 1007
“ADC Compare Window Register” on page 1008
“ADC Channel Gain Register” on page 1009
“ADC Channel Offset Register” on page 1010
“ADC Analog Control Register” on page 1012
“ADC Write Protect Mode Register”
6500C–ATARM–8-Feb-11
6500C–ATARM–8-Feb-11

Related parts for SAM3S1A