SAM3S1A Atmel Corporation, SAM3S1A Datasheet - Page 991

no-image

SAM3S1A

Manufacturer Part Number
SAM3S1A
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM3S1A

Flash (kbytes)
64 Kbytes
Pin Count
48
Max. Operating Frequency
64 MHz
Cpu
Cortex-M3
# Of Touch Channels
17
Hardware Qtouch Acquisition
No
Max I/o Pins
34
Ext Interrupts
34
Usb Transceiver
1
Quadrature Decoder Channels
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
2
Uart
3
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
1000
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes
39.7
Table 39-8.
Note:
6500C–ATARM–8-Feb-11
6500C–ATARM–8-Feb-11
0x98 - 0xAC
0xC4 - 0xE0
0xEC - 0xF8
0x90 - 0x90
Offset
0x0C
0x1C
0x2C
0x3C
0x4C
0x8C
0x00
0x04
0x08
0x10
0x14
0x18
0x20
0x24
0x28
0x30
0x34
0x38
0x40
0x44
0x48
0x50
0x54
0x94
0xE4
0xE8
0xFC
Analog-to-Digital Converter (ADC) User Interface
If an offset is not listed in the table it must be considered as “reserved”.
...
Register Mapping
Register
Control Register
Mode Register
Channel Sequence Register 1
Channel Sequence Register 2
Channel Enable Register
Channel Disable Register
Channel Status Register
Reserved
Last Converted Data Register
Interrupt Enable Register
Interrupt Disable Register
Interrupt Mask Register
Interrupt Status Register
Reserved
Reserved
Overrun Status Register
Extended Mode Register
Compare Window Register
Channel Gain Register
Channel Offset Register
Channel Data Register 0
Channel Data Register 1
...
Channel Data Register 15
Reserved
Analog Control Register
Reserved
Reserved
Write Protect Mode Register
Write Protect Status Register
Reserved
Reserved
Any offset not listed in
Table 39-8
must be considered as “reserved”.
ADC_SEQR1
ADC_SEQR2
ADC_CDR15
ADC_WPMR
ADC_WPSR
ADC_CHDR
ADC_CHSR
ADC_CHER
ADC_LCDR
ADC_OVER
ADC_CDR0
ADC_CDR1
ADC_CWR
ADC_EMR
ADC_CGR
ADC_COR
ADC_ACR
ADC_IMR
ADC_IER
ADC_IDR
ADC_ISR
ADC_MR
ADC_CR
Name
...
Read-write
Read-write
Read-write
Read-write
Read-write
Read-write
Read-write
Read-write
Read-write
Read-only
Read-only
Write-only
Write-only
Read-only
Read-only
Read-only
Read-only
Read-only
Read-only
Read-only
Write-only
Write-only
Write-only
Access
...
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000100
0x00000000
0x00000000
SAM3S
SAM3S
Reset
...
991
991

Related parts for SAM3S1A