SAM3S1B Atmel Corporation, SAM3S1B Datasheet - Page 151

no-image

SAM3S1B

Manufacturer Part Number
SAM3S1B
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM3S1B

Flash (kbytes)
64 Kbytes
Pin Count
64
Max. Operating Frequency
64 MHz
Cpu
Cortex-M3
# Of Touch Channels
23
Hardware Qtouch Acquisition
No
Max I/o Pins
34
Ext Interrupts
34
Usb Transceiver
1
Quadrature Decoder Channels
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
3
Twi (i2c)
2
Uart
4
Ssc
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
10
Adc Resolution (bits)
12
Adc Speed (ksps)
1000
Analog Comparators
1
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes
10.20 Nested Vectored Interrupt Controller
Table 10-27. NVIC register summary
1.
10.20.1
6500C–ATARM–8-Feb-11
Address
0xE000E100-
0xE000E104
0xE000E180-
0xE000E184
0xE000E200-
0xE000E204
0xE000E280-
0xE000E284
0xE000E300-
0xE000E304
0xE000E400-
0xE000E41C
0xE000EF00
See the register description for more information.
The CMSIS mapping of the Cortex-M3 NVIC registers
Name
ISER0-
ISER1
ICER0-
ICER1
ISPR0-
ISPR1
ICPR0-
ICPR1
IABR0-
IABR1
IPR0-
IPR8
STIR
This section describes the Nested Vectored Interrupt Controller (NVIC) and the registers it uses.
The NVIC supports:
The processor automatically stacks its state on exception entry and unstacks this state on
exception exit, with no instruction overhead. This provides low latency exception handling. The
hardware implementation of the NVIC registers is:
To improve software efficiency, the CMSIS simplifies the NVIC register presentation. In the
CMSIS:
• 1 to 35 interrupts.
• A programmable priority level of 0-15 for each interrupt. A higher level corresponds to a lower
• Level and pulse detection of interrupt signals.
• Dynamic reprioritization of interrupts.
• Grouping of priority values into group priority and subpriority fields.
• Interrupt tail-chaining.
• the Set-enable, Clear-enable, Set-pending, Clear-pending and Active Bit registers map to
priority, so level 0 is the highest interrupt priority.
arrays of 32-bit integers, so that:
– the array ISER[0] to ISER[1] corresponds to the registers ISER0-ISER1
– the array ICER[0] to ICER[1] corresponds to the registers ICER0-ICER1
– the array ISPR[0] to ISPR[1] corresponds to the registers ISPR0-ISPR1
– the array ICPR[0] to ICPR[1] corresponds to the registers ICPR0-ICPR1
– the array IABR[0] to IABR[1] corresponds to the registers IABR0-IABR1
Type
RW
RW
RW
RW
RO
RW
WO
Required
privilege
Privileged
Privileged
Privileged
Privileged
Privileged
Privileged
Configurable
(1)
Reset
value
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
Description
“Interrupt Set-enable Registers” on page 153
“Interrupt Clear-enable Registers” on page 154
“Interrupt Set-pending Registers” on page 155
“Interrupt Clear-pending Registers” on page 156
“Interrupt Active Bit Registers” on page 157
“Interrupt Priority Registers” on page 158
“Software Trigger Interrupt Register” on page
161
SAM3S
151

Related parts for SAM3S1B