SAM3S1B Atmel Corporation, SAM3S1B Datasheet - Page 998

no-image

SAM3S1B

Manufacturer Part Number
SAM3S1B
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM3S1B

Flash (kbytes)
64 Kbytes
Pin Count
64
Max. Operating Frequency
64 MHz
Cpu
Cortex-M3
# Of Touch Channels
23
Hardware Qtouch Acquisition
No
Max I/o Pins
34
Ext Interrupts
34
Usb Transceiver
1
Quadrature Decoder Channels
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
3
Twi (i2c)
2
Uart
4
Ssc
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
10
Adc Resolution (bits)
12
Adc Speed (ksps)
1000
Analog Comparators
1
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes
39.7.5
Name:
Address:
Access:
This register can only be written if the WPEN bit is cleared in
• CHx: Channel x Enable
0 = No effect.
1 = Enables the corresponding channel.
Note: if USEQ = 1 in ADC_MR register, CHx corresponds to the xth channel of the sequence described in ADC_SEQR1
and ADC_SEQR2.
998
998
CH15
CH7
31
23
15
7
SAM3S
SAM3S
ADC Channel Enable Register
CH14
CH6
30
22
14
ADC_CHER
0x40038010
Write-only
6
CH13
CH5
29
21
13
5
CH12
CH4
28
20
12
4
“ADC Write Protect Mode Register” on page
CH11
CH3
27
19
11
3
CH10
CH2
26
18
10
2
CH9
CH1
25
17
9
1
6500C–ATARM–8-Feb-11
6500C–ATARM–8-Feb-11
1013.
CH8
CH0
24
16
8
0

Related parts for SAM3S1B