SAM9G45 Atmel Corporation, SAM9G45 Datasheet - Page 113

no-image

SAM9G45

Manufacturer Part Number
SAM9G45
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G45

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Hi-Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
5
Lin
4
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
440
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
2
Dram Memory
DDR2/LPDDR, SDRAM/LPSDR
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No/Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
Tightly-Coupled Memory Interface
DRWAIT
DRWAIT is used to extend a TCM transfer by inserting wait states. The timing of the
DRWAIT signal is a cycle ahead of the cycle in which the data transfer takes place,
which means that if an access is to be waited, DRWAIT must be asserted in the same
cycle as DRCS and deasserted one cycle before the data transfer takes place.
DRIDLE
The DRIDLE signal provides an early indication that no TCM access will take place in
the current cycle.
Address and attribute signals
All of the address and attribute signals are valid when DRCS is asserted (and valid),
with the exception of DRSEQ which also has a defined value during wait states (when
DRCS is not valid).
DRSEQ
When DRCS is asserted and valid, DRSEQ indicates if the address for the current TCM
access is sequential to the previous access. During wait states DRSEQ is forced HIGH.
DRADDR[17:0]
DRADDR is the word (32 bit) address for the transfer.
DRnRW
DRnRW indicates if the access is a read or a write.
DRWBL[3:0]
DRWBL is used to indicate which byte(s) of an address should be updated for write
accesses. This is dependant on the address, the size of the transfer, and the current
endianess setting. DRWBL is b0000 for reads.
Data signals
The data signals are:
DRRD[31:0]
DRRD is the read data returned by the TCM. For zero wait state systems, DRRD is
valid in the cycle after DRCS. For systems with wait states, DRRD is valid in the cycle
after DRWAIT is deasserted.
ARM DDI0198D
Copyright © 2001-2003 ARM Limited. All rights reserved.
5-5

Related parts for SAM9G45