SAM9G45 Atmel Corporation, SAM9G45 Datasheet - Page 205

no-image

SAM9G45

Manufacturer Part Number
SAM9G45
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G45

Flash (kbytes)
0 Kbytes
Pin Count
324
Max. Operating Frequency
400 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
160
Ext Interrupts
160
Usb Transceiver
3
Usb Speed
Hi-Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
5
Lin
4
Ssc
2
Ethernet
1
Sd / Emmc
2
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
Yes
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
440
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
2
Dram Memory
DDR2/LPDDR, SDRAM/LPSDR
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
0.9 to 1.1
Fpu
No
Mpu / Mmu
No/Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
ARM DDI0198D
Signal
IRWAIT
IRWBL[3:0]
IRWD[31:0]
Copyright © 2001-2003 ARM Limited. All rights reserved.
Direction
Input
Output
Output
Function
Instruction TCM wait state input.
If HIGH, the ITCM cannot service the request in that
cycle.
Valid in request cycle and subsequent wait cycles.
Ignored if not a request or wait cycle.
Instruction TCM write data byte lane indicator.
Valid during request cycles.
For reads, set to b0000
For writes indicates which byte(s) are to be written,
depending on the address and the size of the access
(word, halfword, or byte).
Bits of IRWBL are set only when a write is taking
place, so when IRnRW is unset all the bits of
IRWBL are also unset.
Instruction TCM write data.
Valid during request cycles when IRnRW is 0.
Valid during waited write cycles.
Table A-7 TCM interface signals (continued)
Signal Descriptions
A-17

Related parts for SAM9G45