AD6649 Analog Devices, AD6649 Datasheet - Page 32

no-image

AD6649

Manufacturer Part Number
AD6649
Description
IF Diversity Receiver
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD6649BCPZ
Manufacturer:
ADI
Quantity:
275
Part Number:
AD6649BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD6649BCPZ
Manufacturer:
AD
Quantity:
15 367
Company:
Part Number:
AD6649BCPZ
Quantity:
2 900
Part Number:
AD6649BCPZRL7
Manufacturer:
ADI
Quantity:
1 250
AD6649
MEMORY MAP REGISTER TABLE
All address and bit locations that are not included in Table 15 are not currently supported for this device.
Table 15. Memory Map Registers
Addr
(Hex)
Chip Configuration Registers
0x00
0x01
0x02
Channel Index and Transfer Registers
0x05
0xFF
ADC Functions
0x08
0x09
0x0B
Register
Name
SPI port
configuration
(global)
Chip ID
(global)
Chip grade
(global)
Channel index
(global)
Transfer
(global)
Power modes
(local)
Global clock
(global)
Clock divide
(global)
1
Bit 7
(MSB)
0
Open
Open
Open
Open
Open
Open
Bit 6
LSB first
Open
Open
Open
Open
Open
Open
Bit 5
Soft reset
Open
Open
External
power-
down pin
function
(local)
0 = power-
down
1 = standby
Open
Input clock divider phase adjust
000 = no delay
001 = 1 input clock cycle
010 = 2 input clock cycles
011 = 3 input clock cycles
100 = 4 input clock cycles
101 = 5 input clock cycles
110 = 6 input clock cycles
111 = 7 input clock cycles
Speed grade ID
00 = 250 MSPS
Bit 4
1
Open
Open
Open
Open
Rev. A | Page 32 of 40
(AD6649 = 0xA1)
8-bit chip ID[7:0]
(default)
Bit 3
1
Open
Open
Open
Open
Open
Bit 2
Soft reset
Open
Open
Open
Open
Open
Clock divide ratio
000 = divide by 1
001 = divide by 2
010 = divide by 3
011 = divide by 4
100 = divide by 5
101 = divide by 6
110 = divide by 7
111 = divide by 8
Bit 1
LSB first
Open
ADC B
(default)
Open
Open
Internal power-down
mode (local)
00 = normal operation
01 = full power-down
10 = standby
11 = reserved
Bit 0
(LSB)
0
Open
ADC A
(default)
Transfer
Duty cycle
stabilizer
(default)
Default
Value
(Hex)
0x18
0xA1
0x03
0x00
0x00
0x01
0x00
Data Sheet
Default
Notes/
Comments
The nibbles
are
mirrored so
that LSB
first mode
or MSB first
mode
registers
correctly,
regardless
of shift
mode.
Read only.
Speed
grade ID
used to
differentiate
devices;
read only.
Bits are set
to
determine
which
device on
the chip
receives
the next
write
command;
applies to
local
registers
only.
Synchro-
nously
transfers
data from
the master
shift register
to the slave.
Determines
various
generic
modes of
chip
operation.
Clock divide
values
other than
000 auto-
matically
cause the
duty cycle
stabilizer
to become
active.

Related parts for AD6649