TMPM382FSFG Toshiba, TMPM382FSFG Datasheet - Page 387

no-image

TMPM382FSFG

Manufacturer Part Number
TMPM382FSFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM382FSFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
64K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
64
Package
QFP(14x14)
Vcc
5V
Cpu Mhz
40
Ssp (ch) Spi
1
I2c/sio (ch)
1
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
10
16-bit Timer / Counter
6
Motor / Igbt Control
Y
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
-
Comparators
-
Low-voltage Detector
Y
Etm Hardware Trace
2-bit
13 Serial channel (UART/SIO)
SC0RST
SC0TST
13.4.11 RX FIFO status register
13.4.12 TX FIFO status register
<ROR>:
<RLVL2:0>:
(Note)
<TUR>:
<TLVL2:0>:
(Note)
bit Symbol
Read/Write
After reset
bit Symbol
Read/Write
After reset
Function
Function
The <ROR> bit is cleared to “0” when receive data is read from the SC0BUF
register.
The <TUR> bit is cleared to “0” when transmit data is written to the SC0BUF
register.
Flags for RX FIFO overrun. When the overrun occurs, these bits are set to “1”
Flags for TX FIFO underrun. When the underrun occurs, these bits are set to “1”
note).
Shows the fill level of TX FIFO.
Shows the fill level of RX FIFO.
RX FIFO
Overrun
1:
Generated
TX FIFO
Under run
1:Generated
Cleared by
writing FIFO
ROR
TUR
7
R
0
R
7
1
“0” is read.
“0” is read.
6
6
TMPM380/M382 - 38 / 52 -
5
5
R
0
R
0
4
4
3
3
Status of RX FIFO fill level
000:Empty
001:1Byte
010:2Byte
011:3Byte
100:4Byte
Status of TX FIFO fill level
000:Empty
001:1Byte
010:2Byte
011:3Byte
100:4Byte
RLVL2
TLVL2
2
0
2
0
RLVL1
TLVL1
1
R
0
R
0
TMPM380/M382
RLVL0
TLVL0
(see note).
0
0
0
0
(see

Related parts for TMPM382FSFG