TMPM382FSFG Toshiba, TMPM382FSFG Datasheet - Page 435

no-image

TMPM382FSFG

Manufacturer Part Number
TMPM382FSFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM382FSFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
64K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
64
Package
QFP(14x14)
Vcc
5V
Cpu Mhz
40
Ssp (ch) Spi
1
I2c/sio (ch)
1
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
10
16-bit Timer / Counter
6
Motor / Igbt Control
Y
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
-
Comparators
-
Low-voltage Detector
Y
Etm Hardware Trace
2-bit
SBInCR1
15 Serial Bus Interface (I2C/SIO)
<Bit 2:0><SCK2:0>: Select internal SCL output clock frequency
<Bit 0>< SWRMON>: Software reset status monitor
<Bit 7:5><BC2:0> : Select the number of bits per transfer
Bit symbol
Read/Write
After reset
Function
Bit symbol
Read/Write
After reset
Function
Bit symbol
Read/Write
After reset
Function
Bit symbol
Read/Write
After reset
Function
Select the number of bits per
transfer (Note 1)
BC2
15
23
31
7
0
BC1
R/W
14
22
30
Fig 15-4 I
6
0
TMPM380/M382 - 6 / 41 -
Serial bus control register 1
BC0
13
21
29
5
2
0
C Bus Mode register
Acknowled
gment
clock
0: Not
1: Generate
This can be read as “0.”
This can be read as “0.”
This can be read as “0.”
generate
ACK
R/W
12
20
28
4
0
On writing <SCK2:0>: Select internal SCL output clock
frequency
On reading <SWRMON>: Software reset status monitor
Select the number of bits per transfer
000
001
010
011
100
101
110
111
<BC2:0>
R
R
R
0
1
0
0
0
000
001
010
011
100
101
110
111
This
be read as
“1.”
n=10
n=11
n=5
n=6
n=7
n=8
n=9
19
27
11
3
R
1
Software reset operation is in progress.
Software reset operation is not in progress.
can
clock cycles
Number of
384 kHz
294 kHz
200 kHz
122 kHz
68
36
reserved
When <ACK> = 0
19 kHz
Select internal SCL output clock
frequency (Note 2) and reset monitor.
8
1
2
3
4
5
6
7
SCK2
kHz
kHz
10
18
26
2
0
R/W
length
System clock: fsys
Clock gear
Frequency =
Data
8
1
2
3
4
5
6
7
SCK1
17
25
1
9
0
TMPM380/M382
clock cycles
Number of
When <ACK> = 1
2
SWRMON
n
9
2
3
4
5
6
7
8
fsys
SCK0/
+ 72
R/W
16
24
0
8
1
: fc/1
(=40 MHz)
[ Hz ]
length
Data
8
1
2
3
4
5
6
7

Related parts for TMPM382FSFG