TMPM382FSFG Toshiba, TMPM382FSFG Datasheet - Page 489

no-image

TMPM382FSFG

Manufacturer Part Number
TMPM382FSFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM382FSFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
64K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
64
Package
QFP(14x14)
Vcc
5V
Cpu Mhz
40
Ssp (ch) Spi
1
I2c/sio (ch)
1
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
10
16-bit Timer / Counter
6
Motor / Igbt Control
Y
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
-
Comparators
-
Low-voltage Detector
Y
Etm Hardware Trace
2-bit
16.3.1.4
16.3.1.5
RMCRCR3 and RMCRCR4 registers, RMC is ready for reception. Detecting a leader initiates
reception.
interrupt is generated if the RMCRCR2 <RMCLIEN> bit is set. When the interrupt is generated, the
RMCRSTAT <RMCRLIF> bit is set.
RMCRBUF1, RMCRBUF 2 and RMCRBUF 3 registers up to 72bits. By setting “1” to the RMCRCR2
<RMCEDIEN> bit, a remote control signal input falling edge interrupt can be generated in each falling
edge of the data bit. When the interrupt is generated, the RMCRSTAT <RMCEDIF> bit is set.
an interrupt. Only when the received number of bit until detecting data bit cycle MAX is corresponding,
it becomes reception end/interruption generation when <RMCEND1>, <RMCEND2>, and
<RMCEND3> of the RMCEND1 to 3 register are set.
Register.
reception without detecting a leader.
data is over-written by the next one.
(Note)
By enabling the RMCREN <RMCREN> bit after configuring the RMCRCR1, RMCRCR2,
Detecting a leader sets the RMCRSTAT <RMCRLDR> bit. Simultaneously, a leader detection
Next to the leader detection, each data bit is determined as 0 or 1. The results are stored in the
Detecting the maximum data bit cycle or the excess low width completes reception and generates
To check the status of RMC after reception is completed, read the Remote Control Receive Status
On completion of reception, RMC is waiting for the next leader.
By setting RMC to receive a signal without a leader, RMC recognizes the received is data and starts
If the next data reception is completed before reading the preceding received data, the preceding
Enabling Reception
Reception
Changing the configurations of the RMCRCR1, RMCRCR2, RMCRCR3 and
RMCRCR4 registers during reception may harm their proper operation. Be careful
if you change them during reception.
TMPM380/M382 - 19 / 25 -
TMPM380/M382

Related parts for TMPM382FSFG