TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 16

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
3.1.2
Note1: This LSI builds in RAM internally. However, the data in internal RAM may not be held by Reset operation. After
Note2: This LSI builds in PMC function (for reducing stand-by current by blocking the power supply of DVCC1A and
• Sets the Stack Pointer (XSP) to 00000000H.
• Sets bits <IFF2:0> of the Status Register (SR) to “111” (thereby setting the Interrupt Level
• Clears bits <RFP1:0> of the Status Register to “00” (thereby selecting Register Bank 0).
• Sets the Program Counter (PC) as follows in accordance with the Reset Vector stored at
• Initializes the internal I/O registers as table of “Special Function Register” in Section 5.
is within the operating voltage range, and that the internal high-frequency oscillator has
stabilized. Then hold the
X1=10MHz).
system clock operates at 625 kHz(X1=10MHz).
registers do not change when the Reset is released.
Program Counter settings.
supplying power and the timing of releasing reset.
Reset Operation
Mask Register to level 7).
address FFFF00H~FFFF02H:
reset, initialize the data in internal RAM.
DVCC1C). However, if executing reset operation without supplying DVCC1A and DVCC1C, the current may flow
to internal. When reset this LSI, supply the power of DVCC1A and DVCC1C first and wait until the power supply
stabilizes.
PC<7:0>
PC<15:8>
PC<23:16>
When resetting the TMP92CF26A microcontroller, ensure that the power supply voltage
At reset, since the clock doublers (PLL0) is bypassed and the clock-gear is set to 1/16, the
When the Reset has been accepted, the CPU performs the following. CPU internal
When the Reset is released, the CPU starts executing instructions according to the
When the Reset is accepted, the CPU sets internal I/O, ports and other pins as follows.
Figure 3.1.1 shows reset timing chart. Figure 3.1.2 shows the example of order of
data in location FFFF00H
data in location FFFF01H
data in location FFFF02H
RESET
92CF26A-14
input Low for at least 20 system clocks (32µs at
TMP92CF26A
2009-06-25

Related parts for TMP92xy26AXBG