TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 191

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
(4) Wait control
Note 1:For SDRAM, the above settings are not effective. Refer to Section 3.16, SDRAM controller.
Note 2:For NAND flash memory, the above settings are not effective.
BnCSL<BnWW>/<BnWR>
<BnWW3>
<BnWR3>
(a) Fixed wait-state mode
(b)
without inserting a wait state.
inserted in a write cycle, and setting the BnCSL<BnWR3:BnWR0> bits specifies the
number of wait states to be inserted in a read cycle. The external bus cycle can be
programmed as follows;
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
The external bus cycle completes in two states at minimum (25 ns at f
Setting up the BnCSL<BnWW3:BnWW0> bits specifies the number of wait states to be
can be selected from 2 (0 wait state) through 12 (10 wait states), 14 (12 wait states), 18
(16 wait states) and 22 (20 wait states).
while the
states. The bus cycle is completed if the
edge of SDCLK in the sixth state. The bus cycle is extended as long as the
remains active after sixth state.
WAIT
The bus cycle is completed in the specified number of states. The number of states
In this mode, the
<BnWW2>
<BnWR2>
pin input mode
Other than the above
0
0
1
1
1
0
0
0
0
1
1
1
1
1
0
WAIT
signal is sampled active. The minimum bus cycle in this mode is six
<BnWW1>
<BnWR1>
0
1
0
1
1
0
0
1
1
0
0
1
1
0
1
WAIT
92CF26A-189
signal is sampled. A wait state is continued to be inserted
<BnWW0>
<BnWR0>
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
2 states (0 wait state), fixed wait-state mode
3 states (1 wait state), fixed wait-state mode (Default)
4 states (2 wait states), fixed wait-state mode
5 states (3 wait states), fixed wait-state mode
6 states (4 wait states), fixed wait-state mode
7 states (5 wait states), fixed wait-state mode
8 states (6 wait states), fixed wait-state mode
9 states (7 wait states), fixed wait-state mode
10 states (8 wait states), fixed wait-state mode
11 states (9 wait states), fixed wait-state mode
12 states (10 wait states), fixed wait-state mode
14 states (12 wait states), fixed wait-state mode
18 states (16 wait states), fixed wait-state mode
22 states (20 wait states), fixed wait-state mode
6 states +
(Reserved)
WAIT
WAIT
signal is sampled High at the rising
pin input mode
Number of Wait States
TMP92CF26A
SYS
WAIT
2009-06-25
= 80 MHz)
signal

Related parts for TMP92xy26AXBG