TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 387

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
Endpoint0
(0780H)
Endpoint1
(0781H)
Endpoint2
(0782H)
Endpoint3
(0783H)
bit Symbol
Read/Write
Reset State
bit Symbol
Read/Write
Reset State
bit Symbol
Read/Write
Reset State
bit Symbol
Read/Write
Reset State
3.16.3.2 EPx_FIFO Register (x: 0 to 3)
Note: Read or write to these window registers using 1-byte load instructions only, since each register has only a 1-
EP1_DATA7 EP1_DATA6 EP1_DATA5 EP1_DATA4 EP1_DATA3 EP1_DATA2 EP1_DATA1 EP1_DATA0
EP2_DATA7 EP2_DATA6 EP2_DATA5 EP2_DATA4 EP2_DATA3 EP2_DATA2 EP2_DATA1 EP2_DATA0
EP3_DATA7 EP3_DATA6 EP3_DATA5 EP3_DATA4 EP3_DATA3 EP3_DATA2 EP3_DATA1 EP3_DATA0
byte address. Do not use load instructions of 2 bytes or 4 bytes.
EP0_DATA7 EP0_DATA6 EP0_DATA5 EP0_DATA4 EP0_DATA3 EP0_DATA2 EP0_DATA1 EP0_DATA0
defined by the endpoint descriptor for each endpoint automatically. By this means,
each endpoint is automatically set to each voluntary direction.
Undefined
Undefined
Undefined
8-byte registers:
wLength_L and wLength_H. These are updated whenever a new SETUP token is
received from the host.
the new device request has been received.
request received.
the
STANDARD_REQUEST_FLAG and REQUEST_FLAG.
Undefined
This register is prepared for each endpoint independently.
This is the window register from or to FIFO RAM.
In the auto bus enumeration, the request controller in UDC sets the mode, which is
The device request that is received from the USB host is stored in the following
bmRequestType,
When the UDC receives without error, INT_SETUP interrupt is asserted, meaning
There is also request which is operated automatically by the UDC, depending on the
In that case, the UDC does not assert the INT_SETUP interrupt. Any request which
R/W
R/W
R/W
R/W
7
7
7
7
UDC
Undefined
Undefined
Undefined
Undefined
R/W
R/W
R/W
R/W
6
6
6
6
is
currently
bRequest,
Undefined
Undefined
Undefined
Undefined
R/W
R/W
R/W
R/W
5
5
5
5
92CF26A-385
Undefined
Undefined
Undefined
Undefined
operating
wValue_L,
R/W
R/W
R/W
R/W
4
4
4
4
Undefined
Undefined
Undefined
Undefined
R/W
R/W
R/W
R/W
3
3
3
can
3
wValue_H,
be
Undefined
Undefined
Undefined
Undefined
R/W
R/W
R/W
R/W
2
2
2
2
checked
wIndex_L,
Undefined
Undefined
Undefined
Undefined
R/W
R/W
R/W
R/W
1
1
1
1
TMP92CF26A
by
2009-06-25
wIndex_H,
Undefined
Undefined
Undefined
reading
Undefined
R/W
R/W
R/W
R/W
0
0
0
0

Related parts for TMP92xy26AXBG