TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 409

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
EPx_SINGLE1
(07D1H)
EPx_BCS1
(07D3H)
bit Symbol
Read/Write
Reset State
3.16.3.25 EPx_SINGLE Register
3.16.3.26 EPx_BCS Register
bit Symbol
Read/Write
Reset State
Note: Endpoint 3 support only SINGLE mode in the TMP92CF26A.
Bit number
Bit number
0: No use
1: EP1_SINGLE
2: EP2_SINGLE
3: EP3_SINGLE
4: No use
5: EP1_SELECT
6: EP2_SELECT
7: EP3_SELECT
When EPx_SELECT bit is “1”, EPx_SINGLE bit becomes valid in the following content.
If setting content of EPx_SINGLE bit to valid, set EPx_SELECT bit to “1”.
0: No use
1: EP1_BCS
2: EP2_BCS
3: EP3_BCS
4: No use
5: EP1_SELECT
6: EP2_SELECT
7: EP3_SELECT
Always write “1” to EPx_BCS bit regardless of whether endpoint is used or not.
If setting content of EPx_BCS bit to valid, set EPx_SELECT bit to “1”.
EP3_SELECT EP2_SELECT EP1_SELECT
This register sets mode of FIFO in each endpoint (SINGLE/DUAL).
This register sets mode of access to FIFO in each endpoint.
EP3_SELECT EP2_SELECT EP1_SELECT
R/W
7
R/W
0
7
0
0: DUAL mode
0: Invalid
0: Reserved
0: Invalid
R/W
6
R/W
0
6
0
1: SINGLE mode
1: Valid
1: CPU access
1: Valid
92CF26A-407
R/W
R/W
5
0
5
0
4
4
EP3_SINGLE EP2_SINGLE EP1_SINGLE
EP3_BCS
R/W
R/W
3
0
3
0
EP2_BCS
R/W
2
0
R/W
2
0
EP1_BCS
R/W
TMP92CF26A
1
0
R/W
1
0
2009-06-25
0
0

Related parts for TMP92xy26AXBG