TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 600

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
(2) Writing clock data
correctly. Please use the following method to ensure data is written correctly.
1. Using 1Hz interrupt
2. Resets counter
When a carry over occurs during a write operation, the data cannot be written
can write correctly if writing data after 1Hz interrupt occurred.
32,768 kHz. The data is written after reset this counter.
setting time, first writing only. Therefore, if setting the clock counter correctly,
after clearing the counter, set the 1Hz-interrupt to enable. And set the time after
the first interrupt (occurs at 0.5s) is occurred.
1Hz interrupt and the count up of internal data synchronize. Therefore, data
There are 15-stage counter inside the RTC, which generate a 1Hz clock from
However, if clearing the counter, it is counted up only first writing at half of the
92CF26A-598
RESTR<RSTTMR> = “1”
RESTR<DIS1HZ> = “0”
PAGER<PAGE> = “0” ,
First interrupts occur
enable 1Hz interrupt
Select PAGE0
Sets the time
reset counter
(After 0.5s)
Start
END
YES
NO
TMP92CF26A
2009-06-25

Related parts for TMP92xy26AXBG