TMP92xy26AXBG Toshiba, TMP92xy26AXBG Datasheet - Page 90

no-image

TMP92xy26AXBG

Manufacturer Part Number
TMP92xy26AXBG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy26AXBG

Package
FPGA228
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
144/288
Architecture
32-bit CISC
Usb/spi Channels
1/1
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
1
Adc 10-bit Channel
6
Da Converter
-
Timer 8-bit Channel
8
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
Y
Number Of I/o Ports
136
Power Supply Voltage(v)
3.0 to 3.6
Interrupt REQ
3.6.1
DMAnV
DMAR
DMAB
DMASEL
→DMAC or micro DMA request
→DMAC or micro DMA soft start
→Micro DMA burst setting
→DMAC or micro DMA select
INTC (Interrupt Controller)
source setting
setting
setting
Note: “n” denotes a channel number. Micro DMA has eight channels (0 to 7) and DMA has six channels (0 to 5).
Block Diagram
SDRAM Controller
Figure 3.6.1 shows an overall block diagram for the DMAC.
7
0
Micro DMA REQ,
Micro DMA Channel
DMA REQ,
DMA Channel
Micro DMA ACK,
INTTCn
DMA ACK,
INTDMAn
Bus REQ
Figure 3.6.1 Overall Block Diagram
Bus ACK
HDMACAn
HDMACBn
92CF26A-88
HDMAE
HDMATR
HDMASn
HDMADn
HDMAMn
LCD Controller
DMACn
→Micro DMA destination address setting
DMASn
DMADn
DMAMn
DMAC
CPU
→DMA destination address setting
→DMA maximum bus occupancy
time setting, mode setting
→Micro DMA transfer count setting
→Micro DMA source address setting
→Micro DMA mode setting
→DMA operation enable/disable
→DMA transfer count B setting
→DMA source address setting
→DMA transfer count A setting
→DMA mode setting
31
31
15
15
7
7
Address Bus
0
0
0
0
0
0
Address Bus
Data Bus
State
Address Bus
Data Bus
State
Address Bus
Data Bus
State
State
Bus
Multiplexer
Address Bus
Data Bus
State
Address Bus
Data Bus
State
TMP92CF26A
2009-06-25
Source Memory, I/O
Destination Memory, I/O

Related parts for TMP92xy26AXBG