m41t62 STMicroelectronics, m41t62 Datasheet - Page 14

no-image

m41t62

Manufacturer Part Number
m41t62
Description
Serial Access Real-time Clock With Alarms
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m41t6206F
Manufacturer:
ST
0
Part Number:
m41t62LC6
Quantity:
176
Part Number:
m41t62LC6F
Manufacturer:
STMicroelectronics
Quantity:
5
Part Number:
m41t62LC6F
Manufacturer:
ST
0
Part Number:
m41t62LC6F
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
m41t62LC6F
Quantity:
4 000
Part Number:
m41t62LC6F6
Manufacturer:
ST
0
Part Number:
m41t62Q06F
Manufacturer:
ST
0
Part Number:
m41t62Q6F
Manufacturer:
RENESAS
Quantity:
1 140
Part Number:
m41t62Q6F
Manufacturer:
ST
0
Part Number:
m41t62Q6F
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
m41t62Q6F
Quantity:
3 000
Operation
2.2
Note:
14/40
Figure 15. Acknowledgement sequence
READ mode
In this mode the master reads the M41T6x slave after setting the slave address (see
Figure 17 on page
Acknowledge Bit, the word address 'An' is written to the on-chip address pointer. Next the
START condition and slave address are repeated followed by the READ Mode Control Bit
(R/W=1). At this point the master transmitter becomes the master receiver. The data byte
which was addressed will be transmitted and the master receiver will send an Acknowledge
Bit to the slave transmitter. The address pointer is only incremented on reception of an
Acknowledge Clock. The M41T6x slave transmitter will now place the data byte at address
An+1 on the bus, the master receiver reads and acknowledges the new byte and the
address pointer is incremented to “An+2.”
This cycle of reading consecutive addresses will continue until the master receiver sends a
STOP condition to the slave transmitter.
The system-to-user transfer of clock data will be halted whenever the address being read is
a clock address (00h to 07h). The update will resume due to a Stop Condition or when the
pointer increments to any non-clock address (08h-0Fh).
This is true both in READ Mode and WRITE Mode.
An alternate READ Mode may also be implemented whereby the master reads the M41T6x
slave without first writing to the (volatile) address pointer. The first address that is read is the
last one stored in the pointer (see
SCL FROM
MASTER
DATA OUTPUT
BY TRANSMITTER
DATA OUTPUT
BY RECEIVER
START
15). Following the WRITE Mode Control Bit (R/W=0) and the
MSB
1
Figure 18 on page
2
15).
LSB
8
ACKNOWLEDGEMENT
CLOCK PULSE FOR
M41T62/63/64/65
9
AI00601

Related parts for m41t62